blob: 67c6a8dfec525b44824d6d694851ed38d1c8fa68 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001# SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002#
3# (C) Copyright 2000-2003
4# Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5#
Ley Foon Tan5b7cea62017-04-26 02:44:48 +08006# Copyright (C) 2012-2017 Altera Corporation <www.altera.com>
Jit Loon Lim977071e2024-03-12 22:01:03 +08007# Copyright (C) 2017-2024 Intel Corporation <www.intel.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00008
Ley Foon Tan5b7cea62017-04-26 02:44:48 +08009obj-y += board.o
10obj-y += clock_manager.o
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080011obj-y += misc.o
Dinh Nguyen9365e902015-12-02 13:31:32 -060012
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080013ifdef CONFIG_TARGET_SOCFPGA_GEN5
14obj-y += clock_manager_gen5.o
15obj-y += misc_gen5.o
16obj-y += reset_manager_gen5.o
17obj-y += scan_manager.o
18obj-y += system_manager_gen5.o
Ley Foon Tan4eadafc22018-05-24 00:17:29 +080019obj-y += timer.o
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080020obj-y += wrap_pll_config.o
Tien Fong Chee31e50f42017-07-26 13:05:38 +080021obj-y += fpga_manager.o
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080022endif
Ley Foon Tan778ed2c2017-04-26 02:44:38 +080023
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080024ifdef CONFIG_TARGET_SOCFPGA_ARRIA10
25obj-y += clock_manager_arria10.o
26obj-y += misc_arria10.o
27obj-y += pinmux_arria10.o
28obj-y += reset_manager_arria10.o
29endif
Marek Vasutaefb78d2015-08-02 21:12:09 +020030
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080031ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
32obj-y += clock_manager_s10.o
Chee Hong Angbb272ed2020-12-24 18:20:58 +080033obj-y += lowlevel_init_soc64.o
Ley Foon Tane5b6a662018-05-24 00:17:25 +080034obj-y += mailbox_s10.o
Siew Chin Lime377bf22021-08-10 11:26:35 +080035obj-y += misc_soc64.o
Ley Foon Tanca6afad2018-05-24 00:17:26 +080036obj-y += mmu-arm64_s10.o
Ley Foon Tan449cbae2018-05-18 22:05:23 +080037obj-y += reset_manager_s10.o
Siew Chin Lim634a4ce2021-03-24 13:11:36 +080038obj-y += system_manager_soc64.o
Ley Foon Tan4eadafc22018-05-24 00:17:29 +080039obj-y += timer_s10.o
Siew Chin Limff1eec32021-03-24 13:11:38 +080040obj-y += wrap_handoff_soc64.o
Siew Chin Limbe734512021-03-24 13:11:35 +080041obj-y += wrap_pll_config_soc64.o
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080042endif
Ley Foon Tan975e4962018-05-24 00:17:28 +080043
Ley Foon Tanb7d95b72019-11-27 15:55:23 +080044ifdef CONFIG_TARGET_SOCFPGA_AGILEX
45obj-y += clock_manager_agilex.o
Chee Hong Angbb272ed2020-12-24 18:20:58 +080046obj-y += lowlevel_init_soc64.o
Ley Foon Tan461d2982019-11-27 15:55:32 +080047obj-y += mailbox_s10.o
Siew Chin Lime377bf22021-08-10 11:26:35 +080048obj-y += misc_soc64.o
Ley Foon Tan461d2982019-11-27 15:55:32 +080049obj-y += mmu-arm64_s10.o
50obj-y += reset_manager_s10.o
Siew Chin Lim2492d592021-03-01 20:04:11 +080051obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH) += secure_vab.o
Siew Chin Lim634a4ce2021-03-24 13:11:36 +080052obj-y += system_manager_soc64.o
Ley Foon Tan461d2982019-11-27 15:55:32 +080053obj-y += timer_s10.o
Siew Chin Limd8834502021-03-01 20:04:12 +080054obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH) += vab.o
Siew Chin Limff1eec32021-03-24 13:11:38 +080055obj-y += wrap_handoff_soc64.o
Siew Chin Limbe734512021-03-24 13:11:35 +080056obj-y += wrap_pll_config_soc64.o
Ley Foon Tanb7d95b72019-11-27 15:55:23 +080057endif
58
Jit Loon Lim977071e2024-03-12 22:01:03 +080059ifdef CONFIG_TARGET_SOCFPGA_AGILEX5
60obj-y += clock_manager_agilex5.o
61obj-y += mailbox_s10.o
62obj-y += misc_soc64.o
63obj-y += mmu-arm64_s10.o
64obj-y += reset_manager_s10.o
65obj-y += wrap_pll_config_soc64.o
66endif
67
Siew Chin Lim988bfe42021-08-10 11:26:42 +080068ifdef CONFIG_TARGET_SOCFPGA_N5X
69obj-y += clock_manager_n5x.o
70obj-y += lowlevel_init_soc64.o
71obj-y += mailbox_s10.o
72obj-y += misc_soc64.o
73obj-y += mmu-arm64_s10.o
74obj-y += reset_manager_s10.o
75obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH) += secure_vab.o
76obj-y += system_manager_soc64.o
77obj-y += timer_s10.o
78obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH) += vab.o
79obj-y += wrap_handoff_soc64.o
80obj-y += wrap_pll_config_soc64.o
81endif
82
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080083ifdef CONFIG_SPL_BUILD
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080084ifdef CONFIG_TARGET_SOCFPGA_GEN5
Ley Foon Tan3305ba72018-05-24 00:17:27 +080085obj-y += spl_gen5.o
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080086obj-y += freeze_controller.o
87obj-y += wrap_iocsr_config.o
88obj-y += wrap_pinmux_config.o
89obj-y += wrap_sdram_config.o
90endif
Siew Chin Lim988bfe42021-08-10 11:26:42 +080091ifdef CONFIG_TARGET_SOCFPGA_SOC64
92obj-y += firewall.o
93obj-y += spl_soc64.o
94endif
Ley Foon Tan3305ba72018-05-24 00:17:27 +080095ifdef CONFIG_TARGET_SOCFPGA_ARRIA10
96obj-y += spl_a10.o
97endif
Ley Foon Tan975e4962018-05-24 00:17:28 +080098ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
99obj-y += spl_s10.o
100endif
Ley Foon Tan600c7312019-11-27 15:55:29 +0800101ifdef CONFIG_TARGET_SOCFPGA_AGILEX
102obj-y += spl_agilex.o
Siew Chin Lim988bfe42021-08-10 11:26:42 +0800103endif
104ifdef CONFIG_TARGET_SOCFPGA_N5X
105obj-y += spl_n5x.o
Ley Foon Tan600c7312019-11-27 15:55:29 +0800106endif
Jit Loon Lim977071e2024-03-12 22:01:03 +0800107ifdef CONFIG_TARGET_SOCFPGA_AGILEX5
108obj-y += spl_soc64.o
109endif
Chee Hong Angb5ddb912020-12-24 18:21:00 +0800110else
Siew Chin Limc984e1f2020-12-24 18:21:02 +0800111obj-$(CONFIG_SPL_ATF) += secure_reg_helper.o
Chee Hong Angb5ddb912020-12-24 18:21:00 +0800112obj-$(CONFIG_SPL_ATF) += smc_api.o
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800113endif
114
115ifdef CONFIG_TARGET_SOCFPGA_GEN5
Marek Vasutaefb78d2015-08-02 21:12:09 +0200116# QTS-generated config file wrappers
Marek Vasutaefb78d2015-08-02 21:12:09 +0200117CFLAGS_wrap_iocsr_config.o += -I$(srctree)/board/$(BOARDDIR)
118CFLAGS_wrap_pinmux_config.o += -I$(srctree)/board/$(BOARDDIR)
119CFLAGS_wrap_pll_config.o += -I$(srctree)/board/$(BOARDDIR)
120CFLAGS_wrap_sdram_config.o += -I$(srctree)/board/$(BOARDDIR)
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800121endif