blob: 19ba022ec55444d81c098b48bd512ab219e5cff8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Li Yang5f999732011-07-26 09:50:46 -05004 */
5
6/*
7 * QorIQ RDB boards configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
York Sun1dc69a62016-11-17 13:12:38 -080012#if defined(CONFIG_TARGET_P1020MBG)
Scott Wood98c02b52012-08-20 13:16:30 +000013#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang5f999732011-07-26 09:50:46 -050014#define CONFIG_VSC7385_ENET
15#define CONFIG_SLIC
16#define __SW_BOOT_MASK 0x03
17#define __SW_BOOT_NOR 0xe4
18#define __SW_BOOT_SD 0x54
Scott Wood03fedda2012-10-12 18:02:24 -050019#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050020#endif
21
York Sun8f250f92016-11-17 13:53:54 -080022#if defined(CONFIG_TARGET_P1020UTM)
Scott Wood98c02b52012-08-20 13:16:30 +000023#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang5f999732011-07-26 09:50:46 -050024#define __SW_BOOT_MASK 0x03
25#define __SW_BOOT_NOR 0xe0
26#define __SW_BOOT_SD 0x50
Scott Wood03fedda2012-10-12 18:02:24 -050027#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050028#endif
29
York Sun443108bf2016-11-17 13:52:44 -080030#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000031#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050032#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050033#define CONFIG_VSC7385_ENET
34#define CONFIG_SLIC
35#define __SW_BOOT_MASK 0x03
36#define __SW_BOOT_NOR 0x5c
37#define __SW_BOOT_SPI 0x1c
38#define __SW_BOOT_SD 0x9c
39#define __SW_BOOT_NAND 0xec
40#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050041#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050042#endif
43
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080044/*
45 * P1020RDB-PD board has user selectable switches for evaluating different
46 * frequency and boot options for the P1020 device. The table that
47 * follow describe the available options. The front six binary number was in
48 * accordance with SW3[1:6].
49 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
50 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
51 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
52 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
53 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
54 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
55 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
56 */
York Sun06732382016-11-17 13:53:33 -080057#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080058#define CONFIG_BOARDNAME "P1020RDB-PD"
59#define CONFIG_NAND_FSL_ELBC
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080060#define CONFIG_VSC7385_ENET
61#define CONFIG_SLIC
62#define __SW_BOOT_MASK 0x03
63#define __SW_BOOT_NOR 0x64
64#define __SW_BOOT_SPI 0x34
65#define __SW_BOOT_SD 0x24
66#define __SW_BOOT_NAND 0x44
67#define __SW_BOOT_PCIE 0x74
68#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080069/*
70 * Dynamic MTD Partition support with mtdparts
71 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080072#endif
73
York Sunba38a352016-11-17 13:43:18 -080074#if defined(CONFIG_TARGET_P1021RDB)
Scott Wood98c02b52012-08-20 13:16:30 +000075#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050076#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050077#define CONFIG_VSC7385_ENET
78#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
79 addresses in the LBC */
80#define __SW_BOOT_MASK 0x03
81#define __SW_BOOT_NOR 0x5c
82#define __SW_BOOT_SPI 0x1c
83#define __SW_BOOT_SD 0x9c
84#define __SW_BOOT_NAND 0xec
85#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050086#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080087/*
88 * Dynamic MTD Partition support with mtdparts
89 */
Li Yang5f999732011-07-26 09:50:46 -050090#endif
91
York Sun028f29c2016-11-17 13:48:39 -080092#if defined(CONFIG_TARGET_P1024RDB)
Li Yang5f999732011-07-26 09:50:46 -050093#define CONFIG_BOARDNAME "P1024RDB"
94#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050095#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -050096#define __SW_BOOT_MASK 0xf3
97#define __SW_BOOT_NOR 0x00
98#define __SW_BOOT_SPI 0x08
99#define __SW_BOOT_SD 0x04
100#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500101#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500102#endif
103
York Suncc05c622016-11-17 14:10:14 -0800104#if defined(CONFIG_TARGET_P1025RDB)
Li Yang5f999732011-07-26 09:50:46 -0500105#define CONFIG_BOARDNAME "P1025RDB"
106#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500107#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500108
109#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
110 addresses in the LBC */
111#define __SW_BOOT_MASK 0xf3
112#define __SW_BOOT_NOR 0x00
113#define __SW_BOOT_SPI 0x08
114#define __SW_BOOT_SD 0x04
115#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500116#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500117#endif
118
York Sun9c01ff22016-11-17 14:19:18 -0800119#if defined(CONFIG_TARGET_P2020RDB)
120#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -0500121#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500122#define CONFIG_VSC7385_ENET
123#define __SW_BOOT_MASK 0x03
124#define __SW_BOOT_NOR 0xc8
125#define __SW_BOOT_SPI 0x28
126#define __SW_BOOT_SD 0x68 /* or 0x18 */
127#define __SW_BOOT_NAND 0xe8
128#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -0500129#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800130/*
131 * Dynamic MTD Partition support with mtdparts
132 */
Li Yang5f999732011-07-26 09:50:46 -0500133#endif
134
135#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +0800136#define CONFIG_SPL_FLUSH_IMAGE
137#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800138#define CONFIG_SPL_PAD_TO 0x20000
139#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530140#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800141#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
142#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800143#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800144#define CONFIG_SYS_MPC85XX_NO_RESETVEC
145#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
146#define CONFIG_SPL_MMC_BOOT
147#ifdef CONFIG_SPL_BUILD
148#define CONFIG_SPL_COMMON_INIT_DDR
149#endif
Li Yang5f999732011-07-26 09:50:46 -0500150#endif
151
152#ifdef CONFIG_SPIFLASH
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800153#define CONFIG_SPL_SPI_FLASH_MINIMAL
154#define CONFIG_SPL_FLUSH_IMAGE
155#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800156#define CONFIG_SPL_PAD_TO 0x20000
157#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530158#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800159#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
160#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800161#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800162#define CONFIG_SYS_MPC85XX_NO_RESETVEC
163#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
164#define CONFIG_SPL_SPI_BOOT
165#ifdef CONFIG_SPL_BUILD
166#define CONFIG_SPL_COMMON_INIT_DDR
167#endif
Li Yang5f999732011-07-26 09:50:46 -0500168#endif
169
Scott Wood6915cc22012-09-21 16:31:00 -0500170#ifdef CONFIG_NAND
Ying Zhangb8b404d2013-09-06 17:30:58 +0800171#ifdef CONFIG_TPL_BUILD
172#define CONFIG_SPL_NAND_BOOT
173#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800174#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800175#define CONFIG_SPL_COMMON_INIT_DDR
176#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -0500177#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhangb8b404d2013-09-06 17:30:58 +0800178#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530179#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800180#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
181#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
182#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
183#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500184#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500185#define CONFIG_SPL_FLUSH_IMAGE
186#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000187#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800188#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
189#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
190#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
191#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
192#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500193
Ying Zhangb8b404d2013-09-06 17:30:58 +0800194#define CONFIG_SPL_PAD_TO 0x20000
195#define CONFIG_TPL_PAD_TO 0x20000
196#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangb8b404d2013-09-06 17:30:58 +0800197#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Li Yang5f999732011-07-26 09:50:46 -0500198#endif
199
Li Yang5f999732011-07-26 09:50:46 -0500200#ifndef CONFIG_RESET_VECTOR_ADDRESS
201#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
202#endif
203
204#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500205#ifdef CONFIG_TPL_BUILD
206#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
207#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500208#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
209#else
Li Yang5f999732011-07-26 09:50:46 -0500210#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
211#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500212#endif
Li Yang5f999732011-07-26 09:50:46 -0500213
Robert P. J. Daya8099812016-05-03 19:52:49 -0400214#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
215#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500216#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +0000217#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Li Yang5f999732011-07-26 09:50:46 -0500218#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
219#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
220
Li Yang5f999732011-07-26 09:50:46 -0500221#define CONFIG_ENV_OVERWRITE
222
Li Yang5f999732011-07-26 09:50:46 -0500223#define CONFIG_SYS_SATA_MAX_DEVICE 2
Li Yang5f999732011-07-26 09:50:46 -0500224#define CONFIG_LBA48
225
York Sun9c01ff22016-11-17 14:19:18 -0800226#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -0500227#define CONFIG_SYS_CLK_FREQ 100000000
228#else
229#define CONFIG_SYS_CLK_FREQ 66666666
230#endif
231#define CONFIG_DDR_CLK_FREQ 66666666
232
233#define CONFIG_HWCONFIG
234/*
235 * These can be toggled for performance analysis, otherwise use default.
236 */
237#define CONFIG_L2_CACHE
238#define CONFIG_BTB
239
Li Yang5f999732011-07-26 09:50:46 -0500240#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500241
242#ifdef CONFIG_PHYS_64BIT
243#define CONFIG_ADDR_MAP 1
244#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
245#endif
246
247#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
248#define CONFIG_SYS_MEMTEST_END 0x1fffffff
Li Yang5f999732011-07-26 09:50:46 -0500249
250#define CONFIG_SYS_CCSRBAR 0xffe00000
251#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
252
253/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
254 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500255#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500256#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
257#endif
258
259/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000260#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500261#define CONFIG_DDR_SPD
262#define CONFIG_SYS_SPD_BUS_NUM 1
263#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500264
York Sun06732382016-11-17 13:53:33 -0800265#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500266#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
267#define CONFIG_CHIP_SELECTS_PER_CTRL 2
268#else
269#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
270#define CONFIG_CHIP_SELECTS_PER_CTRL 1
271#endif
272#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
273#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
274#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
275
Li Yang5f999732011-07-26 09:50:46 -0500276#define CONFIG_DIMM_SLOTS_PER_CTLR 1
277
278/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800279#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500280#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
281#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
282#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
283#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
284#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
285#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
286
287#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
288#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
289#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
290#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
291
292#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
293#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
294#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
295#define CONFIG_SYS_DDR_RCW_1 0x00000000
296#define CONFIG_SYS_DDR_RCW_2 0x00000000
297#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
298#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
299#define CONFIG_SYS_DDR_TIMING_4 0x00220001
300#define CONFIG_SYS_DDR_TIMING_5 0x03402400
301
302#define CONFIG_SYS_DDR_TIMING_3 0x00020000
303#define CONFIG_SYS_DDR_TIMING_0 0x00330004
304#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
305#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
306#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
307#define CONFIG_SYS_DDR_MODE_1 0x40461520
308#define CONFIG_SYS_DDR_MODE_2 0x8000c000
309#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
310#endif
311
312#undef CONFIG_CLOCKS_IN_MHZ
313
314/*
315 * Memory map
316 *
Scott Wood5e621872012-10-02 19:35:18 -0500317 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500318 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500319 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500320 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
321 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500322 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
323 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
324 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
325 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500326 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500327 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500328 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500329 */
330
Li Yang5f999732011-07-26 09:50:46 -0500331/*
332 * Local Bus Definitions
333 */
York Sun06732382016-11-17 13:53:33 -0800334#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500335#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
336#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sun8f250f92016-11-17 13:53:54 -0800337#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang5f999732011-07-26 09:50:46 -0500338#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
339#define CONFIG_SYS_FLASH_BASE 0xee000000
340#else
341#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
342#define CONFIG_SYS_FLASH_BASE 0xef000000
343#endif
344
Li Yang5f999732011-07-26 09:50:46 -0500345#ifdef CONFIG_PHYS_64BIT
346#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
347#else
348#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
349#endif
350
Timur Tabib56570c2012-07-06 07:39:26 +0000351#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500352 | BR_PS_16 | BR_V)
353
354#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
355
356#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
357#define CONFIG_SYS_FLASH_QUIET_TEST
358#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
359
360#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
361
362#undef CONFIG_SYS_FLASH_CHECKSUM
363#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
364#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
365
Li Yang5f999732011-07-26 09:50:46 -0500366#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500367
368/* Nand Flash */
369#ifdef CONFIG_NAND_FSL_ELBC
370#define CONFIG_SYS_NAND_BASE 0xff800000
371#ifdef CONFIG_PHYS_64BIT
372#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
373#else
374#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
375#endif
376
377#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
378#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun06732382016-11-17 13:53:33 -0800379#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800380#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
381#else
Li Yang5f999732011-07-26 09:50:46 -0500382#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800383#endif
Li Yang5f999732011-07-26 09:50:46 -0500384
Timur Tabib56570c2012-07-06 07:39:26 +0000385#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500386 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
387 | BR_PS_8 /* Port Size = 8 bit */ \
388 | BR_MS_FCM /* MSEL = FCM */ \
389 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800390#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800391#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
392 | OR_FCM_PGS /* Large Page*/ \
393 | OR_FCM_CSCT \
394 | OR_FCM_CST \
395 | OR_FCM_CHT \
396 | OR_FCM_SCY_1 \
397 | OR_FCM_TRLX \
398 | OR_FCM_EHTR)
399#else
Li Yang5f999732011-07-26 09:50:46 -0500400#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
401 | OR_FCM_CSCT \
402 | OR_FCM_CST \
403 | OR_FCM_CHT \
404 | OR_FCM_SCY_1 \
405 | OR_FCM_TRLX \
406 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800407#endif
Li Yang5f999732011-07-26 09:50:46 -0500408#endif /* CONFIG_NAND_FSL_ELBC */
409
Li Yang5f999732011-07-26 09:50:46 -0500410#define CONFIG_SYS_INIT_RAM_LOCK
411#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
412#ifdef CONFIG_PHYS_64BIT
413#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
414#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
415/* The assembler doesn't like typecast */
416#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
417 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
418 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
419#else
420/* Initial L1 address */
421#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
422#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
423#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
424#endif
425/* Size of used area in RAM */
426#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
427
428#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
429 GENERATED_GBL_DATA_SIZE)
430#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
431
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530432#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500433#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
434
435#define CONFIG_SYS_CPLD_BASE 0xffa00000
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
438#else
439#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
440#endif
441/* CPLD config size: 1Mb */
442#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
443 BR_PS_8 | BR_V)
444#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
445
446#define CONFIG_SYS_PMC_BASE 0xff980000
447#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
448#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
449 BR_PS_8 | BR_V)
450#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
451 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
452 OR_GPCM_EAD)
453
Scott Wood6915cc22012-09-21 16:31:00 -0500454#ifdef CONFIG_NAND
Li Yang5f999732011-07-26 09:50:46 -0500455#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
456#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
457#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
458#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
459#else
460#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
461#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
462#ifdef CONFIG_NAND_FSL_ELBC
463#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
464#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
465#endif
466#endif
467#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
468#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
469
Li Yang5f999732011-07-26 09:50:46 -0500470/* Vsc7385 switch */
471#ifdef CONFIG_VSC7385_ENET
472#define CONFIG_SYS_VSC7385_BASE 0xffb00000
473
474#ifdef CONFIG_PHYS_64BIT
475#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
476#else
477#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
478#endif
479
480#define CONFIG_SYS_VSC7385_BR_PRELIM \
481 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
482#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
483 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
484 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
485
486#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
487#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
488
489/* The size of the VSC7385 firmware image */
490#define CONFIG_VSC7385_IMAGE_SIZE 8192
491#endif
492
Ying Zhang28027d72013-09-06 17:30:56 +0800493/*
494 * Config the L2 Cache as L2 SRAM
495*/
496#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800497#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800498#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
499#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
500#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
501#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800502#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800503#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800504#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800505#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800506#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
507#else
508#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
509#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800510#elif defined(CONFIG_NAND)
511#ifdef CONFIG_TPL_BUILD
512#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
513#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
514#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
515#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
516#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
517#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
518#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
519#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
520#else
521#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
522#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
523#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
524#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
525#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
526#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800527#endif
528#endif
529
Li Yang5f999732011-07-26 09:50:46 -0500530/* Serial Port - controlled on board with jumper J8
531 * open - index 2
532 * shorted - index 1
533 */
Li Yang5f999732011-07-26 09:50:46 -0500534#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500535#define CONFIG_SYS_NS16550_SERIAL
536#define CONFIG_SYS_NS16550_REG_SIZE 1
537#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800538#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500539#define CONFIG_NS16550_MIN_FUNCTIONS
540#endif
541
542#define CONFIG_SYS_BAUDRATE_TABLE \
543 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
544
545#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
546#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
547
Li Yang5f999732011-07-26 09:50:46 -0500548/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200549#define CONFIG_SYS_I2C
550#define CONFIG_SYS_I2C_FSL
551#define CONFIG_SYS_FSL_I2C_SPEED 400000
552#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
553#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
554#define CONFIG_SYS_FSL_I2C2_SPEED 400000
555#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
556#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
557#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Li Yang5f999732011-07-26 09:50:46 -0500558#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang5f999732011-07-26 09:50:46 -0500559#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
560
561/*
562 * I2C2 EEPROM
563 */
564#undef CONFIG_ID_EEPROM
565
566#define CONFIG_RTC_PT7C4338
567#define CONFIG_SYS_I2C_RTC_ADDR 0x68
568#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
569
570/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500571#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
572#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
573#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
574
Li Yang5f999732011-07-26 09:50:46 -0500575#if defined(CONFIG_PCI)
576/*
577 * General PCI
578 * Memory space is mapped 1-1, but I/O space must start from 0.
579 */
580
581/* controller 2, direct to uli, tgtid 2, Base address 9000 */
582#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
583#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
584#ifdef CONFIG_PHYS_64BIT
585#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
586#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
587#else
588#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
589#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
590#endif
591#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
592#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
593#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
594#ifdef CONFIG_PHYS_64BIT
595#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
596#else
597#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
598#endif
599#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
600
601/* controller 1, Slot 2, tgtid 1, Base address a000 */
602#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
603#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
604#ifdef CONFIG_PHYS_64BIT
605#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
606#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
607#else
608#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
609#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
610#endif
611#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
612#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
613#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
614#ifdef CONFIG_PHYS_64BIT
615#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
616#else
617#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
618#endif
619#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
620
Li Yang5f999732011-07-26 09:50:46 -0500621#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500622#endif /* CONFIG_PCI */
623
624#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500625#define CONFIG_TSEC1
626#define CONFIG_TSEC1_NAME "eTSEC1"
627#define CONFIG_TSEC2
628#define CONFIG_TSEC2_NAME "eTSEC2"
629#define CONFIG_TSEC3
630#define CONFIG_TSEC3_NAME "eTSEC3"
631
632#define TSEC1_PHY_ADDR 2
633#define TSEC2_PHY_ADDR 0
634#define TSEC3_PHY_ADDR 1
635
636#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
637#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
638#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
639
640#define TSEC1_PHYIDX 0
641#define TSEC2_PHYIDX 0
642#define TSEC3_PHYIDX 0
643
644#define CONFIG_ETHPRIME "eTSEC1"
645
Li Yang5f999732011-07-26 09:50:46 -0500646#define CONFIG_HAS_ETH0
647#define CONFIG_HAS_ETH1
648#define CONFIG_HAS_ETH2
649#endif /* CONFIG_TSEC_ENET */
650
651#ifdef CONFIG_QE
652/* QE microcode/firmware address */
Zhao Qiang83a90842014-03-21 16:21:44 +0800653#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabi275f4bb2011-11-22 09:21:25 -0600654#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang5f999732011-07-26 09:50:46 -0500655#endif /* CONFIG_QE */
656
York Suncc05c622016-11-17 14:10:14 -0800657#ifdef CONFIG_TARGET_P1025RDB
Li Yang5f999732011-07-26 09:50:46 -0500658/*
659 * QE UEC ethernet configuration
660 */
661#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
662
663#undef CONFIG_UEC_ETH
664#define CONFIG_PHY_MODE_NEED_CHANGE
665
666#define CONFIG_UEC_ETH1 /* ETH1 */
667#define CONFIG_HAS_ETH0
668
669#ifdef CONFIG_UEC_ETH1
670#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
671#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
672#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
673#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
674#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
675#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
676#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
677#endif /* CONFIG_UEC_ETH1 */
678
679#define CONFIG_UEC_ETH5 /* ETH5 */
680#define CONFIG_HAS_ETH1
681
682#ifdef CONFIG_UEC_ETH5
683#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
684#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
685#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
686#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
687#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
688#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
689#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
690#endif /* CONFIG_UEC_ETH5 */
York Suncc05c622016-11-17 14:10:14 -0800691#endif /* CONFIG_TARGET_P1025RDB */
Li Yang5f999732011-07-26 09:50:46 -0500692
693/*
694 * Environment
695 */
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800696#ifdef CONFIG_SPIFLASH
Li Yang5f999732011-07-26 09:50:46 -0500697#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
698#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
699#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang28027d72013-09-06 17:30:56 +0800700#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000701#define CONFIG_FSL_FIXED_MMC_LOCATION
Li Yang5f999732011-07-26 09:50:46 -0500702#define CONFIG_ENV_SIZE 0x2000
703#define CONFIG_SYS_MMC_ENV_DEV 0
Scott Wood6915cc22012-09-21 16:31:00 -0500704#elif defined(CONFIG_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800705#ifdef CONFIG_TPL_BUILD
706#define CONFIG_ENV_SIZE 0x2000
707#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
708#else
Li Yang5f999732011-07-26 09:50:46 -0500709#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800710#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800711#define CONFIG_ENV_OFFSET (1024 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500712#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Scott Wood6915cc22012-09-21 16:31:00 -0500713#elif defined(CONFIG_SYS_RAMBOOT)
Li Yang5f999732011-07-26 09:50:46 -0500714#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
715#define CONFIG_ENV_SIZE 0x2000
Li Yang5f999732011-07-26 09:50:46 -0500716#else
Li Yang5f999732011-07-26 09:50:46 -0500717#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Li Yang5f999732011-07-26 09:50:46 -0500718#define CONFIG_ENV_SIZE 0x2000
719#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
720#endif
721
722#define CONFIG_LOADS_ECHO /* echo on for serial download */
723#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
724
725/*
Li Yang5f999732011-07-26 09:50:46 -0500726 * USB
727 */
728#define CONFIG_HAS_FSL_DR_USB
729
730#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400731#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500732#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
733#define CONFIG_USB_EHCI_FSL
Li Yang5f999732011-07-26 09:50:46 -0500734#endif
735#endif
736
York Sun06732382016-11-17 13:53:33 -0800737#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530738#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
739#endif
740
Li Yang5f999732011-07-26 09:50:46 -0500741#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500742#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500743#endif
744
Li Yang5f999732011-07-26 09:50:46 -0500745#undef CONFIG_WATCHDOG /* watchdog disabled */
746
747/*
748 * Miscellaneous configurable options
749 */
Li Yang5f999732011-07-26 09:50:46 -0500750#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang5f999732011-07-26 09:50:46 -0500751
752/*
753 * For booting Linux, the board info and command line data
754 * have to be in the first 64 MB of memory, since this is
755 * the maximum mapped by the Linux kernel during initialization.
756 */
757#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
758#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
759
760#if defined(CONFIG_CMD_KGDB)
761#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang5f999732011-07-26 09:50:46 -0500762#endif
763
764/*
765 * Environment Configuration
766 */
Mario Six790d8442018-03-28 14:38:20 +0200767#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000768#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000769#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500770#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
771
772/* default location for tftp and bootm */
773#define CONFIG_LOADADDR 1000000
774
Li Yang5f999732011-07-26 09:50:46 -0500775#ifdef __SW_BOOT_NOR
776#define __NOR_RST_CMD \
777norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
778i2c mw 18 3 __SW_BOOT_MASK 1; reset
779#endif
780#ifdef __SW_BOOT_SPI
781#define __SPI_RST_CMD \
782spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
783i2c mw 18 3 __SW_BOOT_MASK 1; reset
784#endif
785#ifdef __SW_BOOT_SD
786#define __SD_RST_CMD \
787sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
788i2c mw 18 3 __SW_BOOT_MASK 1; reset
789#endif
790#ifdef __SW_BOOT_NAND
791#define __NAND_RST_CMD \
792nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
793i2c mw 18 3 __SW_BOOT_MASK 1; reset
794#endif
795#ifdef __SW_BOOT_PCIE
796#define __PCIE_RST_CMD \
797pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
798i2c mw 18 3 __SW_BOOT_MASK 1; reset
799#endif
800
801#define CONFIG_EXTRA_ENV_SETTINGS \
802"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200803"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500804"loadaddr=1000000\0" \
805"bootfile=uImage\0" \
806"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200807 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
808 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
809 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
810 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
811 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500812"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
813"consoledev=ttyS0\0" \
814"ramdiskaddr=2000000\0" \
815"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500816"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500817"bdev=sda1\0" \
818"jffs2nor=mtdblock3\0" \
819"norbootaddr=ef080000\0" \
820"norfdtaddr=ef040000\0" \
821"jffs2nand=mtdblock9\0" \
822"nandbootaddr=100000\0" \
823"nandfdtaddr=80000\0" \
824"ramdisk_size=120000\0" \
825"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
826"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200827__stringify(__NOR_RST_CMD)"\0" \
828__stringify(__SPI_RST_CMD)"\0" \
829__stringify(__SD_RST_CMD)"\0" \
830__stringify(__NAND_RST_CMD)"\0" \
831__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500832
833#define CONFIG_NFSBOOTCOMMAND \
834"setenv bootargs root=/dev/nfs rw " \
835"nfsroot=$serverip:$rootpath " \
836"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
837"console=$consoledev,$baudrate $othbootargs;" \
838"tftp $loadaddr $bootfile;" \
839"tftp $fdtaddr $fdtfile;" \
840"bootm $loadaddr - $fdtaddr"
841
842#define CONFIG_HDBOOT \
843"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
844"console=$consoledev,$baudrate $othbootargs;" \
845"usb start;" \
846"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
847"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
848"bootm $loadaddr - $fdtaddr"
849
850#define CONFIG_USB_FAT_BOOT \
851"setenv bootargs root=/dev/ram rw " \
852"console=$consoledev,$baudrate $othbootargs " \
853"ramdisk_size=$ramdisk_size;" \
854"usb start;" \
855"fatload usb 0:2 $loadaddr $bootfile;" \
856"fatload usb 0:2 $fdtaddr $fdtfile;" \
857"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
858"bootm $loadaddr $ramdiskaddr $fdtaddr"
859
860#define CONFIG_USB_EXT2_BOOT \
861"setenv bootargs root=/dev/ram rw " \
862"console=$consoledev,$baudrate $othbootargs " \
863"ramdisk_size=$ramdisk_size;" \
864"usb start;" \
865"ext2load usb 0:4 $loadaddr $bootfile;" \
866"ext2load usb 0:4 $fdtaddr $fdtfile;" \
867"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
868"bootm $loadaddr $ramdiskaddr $fdtaddr"
869
870#define CONFIG_NORBOOT \
871"setenv bootargs root=/dev/$jffs2nor rw " \
872"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
873"bootm $norbootaddr - $norfdtaddr"
874
875#define CONFIG_RAMBOOTCOMMAND \
876"setenv bootargs root=/dev/ram rw " \
877"console=$consoledev,$baudrate $othbootargs " \
878"ramdisk_size=$ramdisk_size;" \
879"tftp $ramdiskaddr $ramdiskfile;" \
880"tftp $loadaddr $bootfile;" \
881"tftp $fdtaddr $fdtfile;" \
882"bootm $loadaddr $ramdiskaddr $fdtaddr"
883
884#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
885
886#endif /* __CONFIG_H */