Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2016 Freescale Semiconductor |
Yangbo Lu | bb32e68 | 2021-06-03 10:51:19 +0800 | [diff] [blame] | 4 | * Copyright 2019-2021 NXP |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS1046A_COMMON_H |
| 8 | #define __LS1046A_COMMON_H |
| 9 | |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 10 | /* SPL build */ |
| 11 | #ifdef CONFIG_SPL_BUILD |
| 12 | #define SPL_NO_QBMAN |
| 13 | #define SPL_NO_FMAN |
| 14 | #define SPL_NO_ENV |
| 15 | #define SPL_NO_MISC |
| 16 | #define SPL_NO_QSPI |
| 17 | #define SPL_NO_USB |
| 18 | #define SPL_NO_SATA |
| 19 | #endif |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 20 | #if defined(CONFIG_SPL_BUILD) && \ |
| 21 | (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT)) |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 22 | #define SPL_NO_MMC |
| 23 | #endif |
York Sun | c5c8e1e | 2018-06-08 16:37:27 -0700 | [diff] [blame] | 24 | #if defined(CONFIG_SPL_BUILD) && \ |
York Sun | c5c8e1e | 2018-06-08 16:37:27 -0700 | [diff] [blame] | 25 | !defined(CONFIG_SPL_FSL_LS_PPA) |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 26 | #define SPL_NO_IFC |
| 27 | #endif |
| 28 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 29 | #define CONFIG_REMAKE_ELF |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 30 | #define CONFIG_GICV2 |
| 31 | |
| 32 | #include <asm/arch/config.h> |
Bharat Bhushan | c882dd7 | 2017-03-22 12:06:28 +0530 | [diff] [blame] | 33 | #include <asm/arch/stream_id_lsch2.h> |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 34 | |
| 35 | /* Link Definitions */ |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 36 | #ifdef CONFIG_TFABOOT |
| 37 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE |
| 38 | #else |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 39 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 40 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 41 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 42 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 43 | |
| 44 | #define CONFIG_VERY_BIG_RAM |
| 45 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 |
| 46 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 47 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 48 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL |
| 49 | |
Michael Walle | f056e0f | 2020-06-01 21:53:26 +0200 | [diff] [blame] | 50 | #define CPU_RELEASE_ADDR secondary_boot_addr |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 51 | |
| 52 | /* Generic Timer Definitions */ |
| 53 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
| 54 | |
| 55 | /* Size of malloc() pool */ |
| 56 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) |
| 57 | |
| 58 | /* Serial Port */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 59 | #define CONFIG_SYS_NS16550_SERIAL |
| 60 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 61 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 62 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 63 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 64 | |
| 65 | /* SD boot SPL */ |
| 66 | #ifdef CONFIG_SD_BOOT |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 67 | #define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */ |
| 68 | #define CONFIG_SPL_STACK 0x10020000 |
| 69 | #define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */ |
| 70 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 71 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 72 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 73 | CONFIG_SPL_BSS_MAX_SIZE) |
| 74 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
Ruchika Gupta | 0009c8f | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 75 | |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 76 | #ifdef CONFIG_NXP_ESBC |
Ruchika Gupta | 0009c8f | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 77 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 78 | /* |
| 79 | * HDR would be appended at end of image and copied to DDR along |
| 80 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 81 | * size increases then increase this size in case of secure boot as |
| 82 | * it uses raw u-boot image instead of fit image. |
| 83 | */ |
| 84 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 85 | #else |
| 86 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 87 | #endif /* ifdef CONFIG_NXP_ESBC */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 88 | #endif |
| 89 | |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 90 | #if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL) |
| 91 | #define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl" |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 92 | #define CONFIG_SPL_MAX_SIZE 0x1f000 |
| 93 | #define CONFIG_SPL_STACK 0x10020000 |
| 94 | #define CONFIG_SPL_PAD_TO 0x20000 |
| 95 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 96 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 97 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 98 | CONFIG_SPL_BSS_MAX_SIZE) |
| 99 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 100 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 101 | #endif |
| 102 | |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 103 | /* NAND SPL */ |
| 104 | #ifdef CONFIG_NAND_BOOT |
| 105 | #define CONFIG_SPL_PBL_PAD |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 106 | #define CONFIG_SPL_LIBCOMMON_SUPPORT |
| 107 | #define CONFIG_SPL_LIBGENERIC_SUPPORT |
| 108 | #define CONFIG_SPL_ENV_SUPPORT |
Simon Glass | 1ba1d4e | 2021-07-10 21:14:28 -0600 | [diff] [blame] | 109 | #define CONFIG_SPL_WATCHDOG |
Simon Glass | bccfc2e | 2021-07-10 21:14:36 -0600 | [diff] [blame] | 110 | #define CONFIG_SPL_I2C |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 111 | #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT |
| 112 | |
| 113 | #define CONFIG_SPL_NAND_SUPPORT |
Simon Glass | 284cb9c | 2021-07-10 21:14:31 -0600 | [diff] [blame] | 114 | #define CONFIG_SPL_DRIVERS_MISC |
Ruchika Gupta | 0009c8f | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 115 | #define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */ |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 116 | #define CONFIG_SPL_STACK 0x1001f000 |
| 117 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 118 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 119 | |
| 120 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 121 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 122 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 123 | CONFIG_SPL_BSS_MAX_SIZE) |
| 124 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 125 | #define CONFIG_SYS_MONITOR_LEN 0xa0000 |
| 126 | #endif |
| 127 | |
Biwen Li | 479b9bd | 2021-02-05 19:02:01 +0800 | [diff] [blame] | 128 | /* GPIO */ |
| 129 | #ifdef CONFIG_DM_GPIO |
| 130 | #ifndef CONFIG_MPC8XXX_GPIO |
| 131 | #define CONFIG_MPC8XXX_GPIO |
| 132 | #endif |
| 133 | #endif |
| 134 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 135 | /* I2C */ |
Igor Opaniuk | f7c9176 | 2021-02-09 13:52:45 +0200 | [diff] [blame] | 136 | #if !CONFIG_IS_ENABLED(DM_I2C) |
Biwen Li | f0018f5 | 2020-02-05 22:02:17 +0800 | [diff] [blame] | 137 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
| 138 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ |
| 139 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
| 140 | #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */ |
| 141 | #else |
| 142 | #define CONFIG_I2C_SET_DEFAULT_BUS_NUM |
| 143 | #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0 |
| 144 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 145 | |
Hou Zhiqiang | 105457e | 2017-04-14 16:49:01 +0800 | [diff] [blame] | 146 | /* PCIe */ |
| 147 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 148 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 149 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
| 150 | |
| 151 | #ifdef CONFIG_PCI |
| 152 | #define CONFIG_PCI_SCAN_SHOW |
Hou Zhiqiang | 105457e | 2017-04-14 16:49:01 +0800 | [diff] [blame] | 153 | #endif |
| 154 | |
Yuantian Tang | d24716d | 2018-01-03 15:53:09 +0800 | [diff] [blame] | 155 | /* SATA */ |
| 156 | #ifndef SPL_NO_SATA |
| 157 | #define CONFIG_SCSI_AHCI_PLAT |
| 158 | |
| 159 | #define CONFIG_SYS_SATA AHCI_BASE_ADDR |
| 160 | |
| 161 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
| 162 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 163 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ |
| 164 | CONFIG_SYS_SCSI_MAX_LUN) |
| 165 | #endif |
| 166 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 167 | /* FMan ucode */ |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 168 | #ifndef SPL_NO_FMAN |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 169 | #define CONFIG_SYS_DPAA_FMAN |
| 170 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 171 | #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 172 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 173 | |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 174 | #ifdef CONFIG_TFABOOT |
| 175 | #define CONFIG_SYS_FMAN_FW_ADDR 0x900000 |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 176 | #else |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 177 | #ifdef CONFIG_SD_BOOT |
| 178 | /* |
| 179 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
| 180 | * about 1MB (2048 blocks), Env is stored after the image, and the env size is |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 181 | * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800). |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 182 | */ |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 183 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 184 | #elif defined(CONFIG_QSPI_BOOT) |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 185 | #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 186 | #elif defined(CONFIG_NAND_BOOT) |
Gong Qianyu | b91b5cf | 2017-09-18 16:59:28 +0800 | [diff] [blame] | 187 | #define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 188 | #else |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 189 | #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 190 | #endif |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 191 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 192 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 193 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 194 | #endif |
| 195 | |
| 196 | /* Miscellaneous configurable options */ |
| 197 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 198 | |
| 199 | #define CONFIG_HWCONFIG |
| 200 | #define HWCONFIG_BUFFER_SIZE 128 |
| 201 | |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 202 | #ifndef CONFIG_SPL_BUILD |
| 203 | #define BOOT_TARGET_DEVICES(func) \ |
Yuantian Tang | d24716d | 2018-01-03 15:53:09 +0800 | [diff] [blame] | 204 | func(SCSI, scsi, 0) \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 205 | func(MMC, mmc, 0) \ |
Mian Yousaf Kaukab | e172158 | 2019-01-29 16:38:37 +0100 | [diff] [blame] | 206 | func(USB, usb, 0) \ |
| 207 | func(DHCP, dhcp, na) |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 208 | #include <config_distro_bootcmd.h> |
| 209 | #endif |
| 210 | |
Vabhav Sharma | 5164191 | 2019-06-06 12:35:28 +0000 | [diff] [blame] | 211 | #if defined(CONFIG_TARGET_LS1046AFRWY) |
| 212 | #define LS1046A_BOOT_SRC_AND_HDR\ |
| 213 | "boot_scripts=ls1046afrwy_boot.scr\0" \ |
| 214 | "boot_script_hdr=hdr_ls1046afrwy_bs.out\0" |
Biwen Li | 88dd2e8 | 2020-04-20 18:29:06 +0800 | [diff] [blame] | 215 | #elif defined(CONFIG_TARGET_LS1046AQDS) |
| 216 | #define LS1046A_BOOT_SRC_AND_HDR\ |
| 217 | "boot_scripts=ls1046aqds_boot.scr\0" \ |
| 218 | "boot_script_hdr=hdr_ls1046aqds_bs.out\0" |
Vabhav Sharma | 5164191 | 2019-06-06 12:35:28 +0000 | [diff] [blame] | 219 | #else |
| 220 | #define LS1046A_BOOT_SRC_AND_HDR\ |
| 221 | "boot_scripts=ls1046ardb_boot.scr\0" \ |
| 222 | "boot_script_hdr=hdr_ls1046ardb_bs.out\0" |
| 223 | #endif |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 224 | #ifndef SPL_NO_MISC |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 225 | /* Initial environment variables */ |
| 226 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 227 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 228 | "ramdisk_addr=0x800000\0" \ |
| 229 | "ramdisk_size=0x2000000\0" \ |
Yuantian Tang | e1786d3 | 2020-02-19 17:02:22 +0800 | [diff] [blame] | 230 | "bootm_size=0x10000000\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 231 | "fdt_addr=0x64f00000\0" \ |
Biwen Li | 88dd2e8 | 2020-04-20 18:29:06 +0800 | [diff] [blame] | 232 | "kernel_addr=0x61000000\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 233 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 234 | "scripthdraddr=0x80080000\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 235 | "fdtheader_addr_r=0x80100000\0" \ |
| 236 | "kernelheader_addr_r=0x80200000\0" \ |
| 237 | "load_addr=0xa0000000\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 238 | "kernel_addr_r=0x81000000\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 239 | "fdt_addr_r=0x90000000\0" \ |
| 240 | "ramdisk_addr_r=0xa0000000\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 241 | "kernel_start=0x1000000\0" \ |
Priyanka Singh | a83b8db | 2020-01-22 10:29:46 +0000 | [diff] [blame] | 242 | "kernelheader_start=0x600000\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 243 | "kernel_load=0xa0000000\0" \ |
| 244 | "kernel_size=0x2800000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 245 | "kernelheader_size=0x40000\0" \ |
Shengzhou Liu | 47e7e03 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 246 | "kernel_addr_sd=0x8000\0" \ |
| 247 | "kernel_size_sd=0x14000\0" \ |
Priyanka Singh | a83b8db | 2020-01-22 10:29:46 +0000 | [diff] [blame] | 248 | "kernelhdr_addr_sd=0x3000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 249 | "kernelhdr_size_sd=0x10\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 250 | "console=ttyS0,115200\0" \ |
Tom Rini | 5ad8e11 | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 251 | CONFIG_MTDPARTS_DEFAULT "\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 252 | BOOTENV \ |
Vabhav Sharma | 5164191 | 2019-06-06 12:35:28 +0000 | [diff] [blame] | 253 | LS1046A_BOOT_SRC_AND_HDR \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 254 | "scan_dev_for_boot_part=" \ |
| 255 | "part list ${devtype} ${devnum} devplist; " \ |
| 256 | "env exists devplist || setenv devplist 1; " \ |
| 257 | "for distro_bootpart in ${devplist}; do " \ |
| 258 | "if fstype ${devtype} " \ |
| 259 | "${devnum}:${distro_bootpart} " \ |
| 260 | "bootfstype; then " \ |
| 261 | "run scan_dev_for_boot; " \ |
| 262 | "fi; " \ |
| 263 | "done\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 264 | "boot_a_script=" \ |
| 265 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 266 | "${scriptaddr} ${prefix}${script}; " \ |
| 267 | "env exists secureboot && load ${devtype} " \ |
| 268 | "${devnum}:${distro_bootpart} " \ |
Vinitha V Pillai | 25355ec | 2019-04-23 05:52:17 +0000 | [diff] [blame] | 269 | "${scripthdraddr} ${prefix}${boot_script_hdr}; " \ |
| 270 | "env exists secureboot " \ |
| 271 | "&& esbc_validate ${scripthdraddr};" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 272 | "source ${scriptaddr}\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 273 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 274 | "sf probe && sf read $load_addr " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 275 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 276 | "&& sf read $kernelheader_addr_r $kernelheader_start " \ |
| 277 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 278 | "bootm $load_addr#$board\0" \ |
Biwen Li | 88dd2e8 | 2020-04-20 18:29:06 +0800 | [diff] [blame] | 279 | "nand_bootcmd=echo Trying load from nand..;" \ |
| 280 | "nand info; nand read $load_addr " \ |
| 281 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 282 | "&& nand read $kernelheader_addr_r $kernelheader_start " \ |
| 283 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 284 | "bootm $load_addr#$board\0" \ |
| 285 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 286 | "cp.b $kernel_addr $load_addr " \ |
| 287 | "$kernel_size; env exists secureboot " \ |
| 288 | "&& cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 289 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 290 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 47e7e03 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 291 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 292 | "mmcinfo; mmc read $load_addr " \ |
| 293 | "$kernel_addr_sd $kernel_size_sd && " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 294 | "env exists secureboot && mmc read $kernelheader_addr_r " \ |
| 295 | "$kernelhdr_addr_sd $kernelhdr_size_sd " \ |
| 296 | " && esbc_validate ${kernelheader_addr_r};" \ |
Shengzhou Liu | 47e7e03 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 297 | "bootm $load_addr#$board\0" |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 298 | |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 299 | #endif |
| 300 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 301 | /* Monitor Command Prompt */ |
| 302 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 303 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 304 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 305 | |
| 306 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 307 | |
Simon Glass | 89e0a3a | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 308 | #include <asm/arch/soc.h> |
| 309 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 310 | #endif /* __LS1046A_COMMON_H */ |