blob: 1dcbffac7d8fecdb00b43c0c85693fcef5cc633f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Biwen Li0acacea2020-05-01 20:03:59 +08004 * Copyright 2020 NXP
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galae1c09492010-07-15 16:49:03 -050015#include "../board/freescale/common/ics307_clk.h"
16
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#ifdef CONFIG_RAMBOOT_PBL
Udit Agarwald2dd2f72019-11-07 16:11:39 +000018#ifdef CONFIG_NXP_ESBC
Shaohui Xie25a2b392011-03-16 10:10:32 +080019#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#define CONFIG_RAMBOOT_NAND
23#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053024#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053025#else
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090028#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080029#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080031#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080033#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080035#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090036#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000037#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080038#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053039#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080040
Liu Gangb4611ee2012-08-09 05:10:03 +000041#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000042/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000043#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
44#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
45 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000046#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000047#endif
48
Kumar Galae1c09492010-07-15 16:49:03 -050049/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050050#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050051
Kumar Galae727a362011-01-12 02:48:53 -060052#ifndef CONFIG_RESET_VECTOR_ADDRESS
53#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
54#endif
55
Kumar Galae1c09492010-07-15 16:49:03 -050056#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080057#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040058#define CONFIG_PCIE1 /* PCIE controller 1 */
59#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050061
Shaohui Xiec6083892011-05-12 18:46:40 +080062#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080063#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000064#define CONFIG_FSL_FIXED_MMC_LOCATION
Kumar Galae1c09492010-07-15 16:49:03 -050065#endif
66
67#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -050068
69/*
70 * These can be toggled for performance analysis, otherwise use default.
71 */
72#define CONFIG_SYS_CACHE_STASHING
73#define CONFIG_BACKSIDE_L2_CACHE
74#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
75#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +000076#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050077#ifdef CONFIG_DDR_ECC
78#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
79#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
80#endif
81
82#define CONFIG_ENABLE_36BIT_PHYS
83
York Sun18acc8b2010-09-28 15:20:36 -070084#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -050085
86/*
Shaohui Xie25a2b392011-03-16 10:10:32 +080087 * Config the L3 Cache as L3 SRAM
88 */
89#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
90#ifdef CONFIG_PHYS_64BIT
91#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
92#else
93#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
94#endif
95#define CONFIG_SYS_L3_SIZE (1024 << 10)
96#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
97
Kumar Galae1c09492010-07-15 16:49:03 -050098#ifdef CONFIG_PHYS_64BIT
99#define CONFIG_SYS_DCSRBAR 0xf0000000
100#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
101#endif
102
103/* EEPROM */
Kumar Galae1c09492010-07-15 16:49:03 -0500104#define CONFIG_SYS_I2C_EEPROM_NXID
105#define CONFIG_SYS_EEPROM_BUS_NUM 0
Kumar Galae1c09492010-07-15 16:49:03 -0500106
107/*
108 * DDR Setup
109 */
110#define CONFIG_VERY_BIG_RAM
111#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
112#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
113
114#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000115#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500116
117#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500118
Kumar Galae1c09492010-07-15 16:49:03 -0500119#define CONFIG_SYS_SPD_BUS_NUM 1
120#define SPD_EEPROM_ADDRESS1 0x51
121#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000122#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700123#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500124
125/*
126 * Local Bus Definitions
127 */
128
129/* Set the local bus clock 1/8 of platform clock */
130#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
131
132#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
135#else
136#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
137#endif
138
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800139#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000140 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800141 | BR_PS_16 | BR_V)
142#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500143 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
144
145#define CONFIG_SYS_BR1_PRELIM \
146 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
147#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
148
Kumar Galae1c09492010-07-15 16:49:03 -0500149#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
150#ifdef CONFIG_PHYS_64BIT
151#define PIXIS_BASE_PHYS 0xfffdf0000ull
152#else
153#define PIXIS_BASE_PHYS PIXIS_BASE
154#endif
155
156#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
157#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
158
159#define PIXIS_LBMAP_SWITCH 7
160#define PIXIS_LBMAP_MASK 0xf0
161#define PIXIS_LBMAP_SHIFT 4
162#define PIXIS_LBMAP_ALTBANK 0x40
163
164#define CONFIG_SYS_FLASH_QUIET_TEST
165#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
166
167#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
168#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
169#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
171
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200172#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500173
Shaohui Xie25a2b392011-03-16 10:10:32 +0800174#if defined(CONFIG_RAMBOOT_PBL)
175#define CONFIG_SYS_RAMBOOT
176#endif
177
Kumar Galae38209e2011-02-09 02:00:08 +0000178/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000179#ifdef CONFIG_NAND_FSL_ELBC
180#define CONFIG_SYS_NAND_BASE 0xffa00000
181#ifdef CONFIG_PHYS_64BIT
182#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
183#else
184#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
185#endif
186
187#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
188#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000189#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
190
191/* NAND flash config */
192#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
193 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
194 | BR_PS_8 /* Port Size = 8 bit */ \
195 | BR_MS_FCM /* MSEL = FCM */ \
196 | BR_V) /* valid */
197#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
198 | OR_FCM_PGS /* Large Page*/ \
199 | OR_FCM_CSCT \
200 | OR_FCM_CST \
201 | OR_FCM_CHT \
202 | OR_FCM_SCY_1 \
203 | OR_FCM_TRLX \
204 | OR_FCM_EHTR)
205
Miquel Raynald0935362019-10-03 19:50:03 +0200206#ifdef CONFIG_MTD_RAW_NAND
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800207#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
208#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
209#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
210#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
211#else
212#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
213#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
214#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
215#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
216#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800217#else
218#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
219#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500220#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000221
Kumar Galae1c09492010-07-15 16:49:03 -0500222#define CONFIG_SYS_FLASH_EMPTY_INFO
223#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
224#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
225
Kumar Galae1c09492010-07-15 16:49:03 -0500226#define CONFIG_HWCONFIG
227
228/* define to use L1 as initial stack */
229#define CONFIG_L1_INIT_RAM
230#define CONFIG_SYS_INIT_RAM_LOCK
231#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
232#ifdef CONFIG_PHYS_64BIT
233#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
234#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
235/* The assembler doesn't like typecast */
236#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
237 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
238 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
239#else
240#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
241#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
242#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
243#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200244#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500245
Wolfgang Denk0191e472010-10-26 14:34:52 +0200246#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500247#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
248
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530249#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500250#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
251
252/* Serial Port - controlled on board with jumper J8
253 * open - index 2
254 * shorted - index 1
255 */
Kumar Galae1c09492010-07-15 16:49:03 -0500256#define CONFIG_SYS_NS16550_SERIAL
257#define CONFIG_SYS_NS16550_REG_SIZE 1
258#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
259
260#define CONFIG_SYS_BAUDRATE_TABLE \
261 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
262
263#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
264#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
265#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
266#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
267
Kumar Galae1c09492010-07-15 16:49:03 -0500268/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200269#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200270#define CONFIG_SYS_FSL_I2C_SPEED 400000
271#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
272#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
273#define CONFIG_SYS_FSL_I2C2_SPEED 400000
274#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
275#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Li0acacea2020-05-01 20:03:59 +0800276#else
277#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
278#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
279#endif
280#define CONFIG_SYS_I2C_FSL
Kumar Galae1c09492010-07-15 16:49:03 -0500281
282/*
283 * RapidIO
284 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600285#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500286#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600287#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500288#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600289#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500290#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600291#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500292
Kumar Gala8975d7a2010-12-30 12:09:53 -0600293#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500294#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600295#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500296#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600297#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500298#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600299#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500300
301/*
Liu Gang4cc85322012-03-08 00:33:17 +0000302 * for slave u-boot IMAGE instored in master memory space,
303 * PHYS must be aligned based on the SIZE
304 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800305#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
306#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
307#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
308#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000309/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000310 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000311 * PHYS must be aligned based on the SIZE
312 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800313#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000314#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
315#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000316
Liu Gangf420aa92012-03-08 00:33:21 +0000317/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000318#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
319#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000320
321/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000322 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000323 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000324#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
325#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
326#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
327 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000328#endif
329
330/*
Shaohui Xie58649792011-05-12 18:46:14 +0800331 * eSPI - Enhanced SPI
332 */
Shaohui Xie58649792011-05-12 18:46:14 +0800333
334/*
Kumar Galae1c09492010-07-15 16:49:03 -0500335 * General PCI
336 * Memory space is mapped 1-1, but I/O space must start from 0.
337 */
338
339/* controller 1, direct to uli, tgtid 3, Base address 20000 */
340#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500341#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500342#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500343#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500344
345/* controller 2, Slot 2, tgtid 2, Base address 201000 */
346#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500347#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500348#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500349#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500350
351/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000352#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500353#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500354#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500355#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500356
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500357/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500358#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500359#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500360
Kumar Galae1c09492010-07-15 16:49:03 -0500361/* Qman/Bman */
362#define CONFIG_SYS_BMAN_NUM_PORTALS 10
363#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
364#ifdef CONFIG_PHYS_64BIT
365#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
366#else
367#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
368#endif
369#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500370#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
371#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
372#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
373#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
374#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
375 CONFIG_SYS_BMAN_CENA_SIZE)
376#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
377#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500378#define CONFIG_SYS_QMAN_NUM_PORTALS 10
379#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
380#ifdef CONFIG_PHYS_64BIT
381#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
382#else
383#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
384#endif
385#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500386#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
387#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
388#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
389#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
390#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
391 CONFIG_SYS_QMAN_CENA_SIZE)
392#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
393#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500394
395#define CONFIG_SYS_DPAA_FMAN
396#define CONFIG_SYS_DPAA_PME
397/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500398#if defined(CONFIG_SPIFLASH)
399/*
400 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
401 * env, so we got 0x110000.
402 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800403#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500404#elif defined(CONFIG_SDCARD)
405/*
406 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530407 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
408 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500409 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800410#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Miquel Raynald0935362019-10-03 19:50:03 +0200411#elif defined(CONFIG_MTD_RAW_NAND)
Zhao Qiang83a90842014-03-21 16:21:44 +0800412#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000413#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000414/*
415 * Slave has no ucode locally, it can fetch this from remote. When implementing
416 * in two corenet boards, slave's ucode could be stored in master's memory
417 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000418 * slave SRIO or PCIE outbound window->master inbound window->
419 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000420 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800421#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500422#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800423#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500424#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600425#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
426#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500427
Kumar Galae1c09492010-07-15 16:49:03 -0500428#ifdef CONFIG_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500429#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500430#endif /* CONFIG_PCI */
431
432/* SATA */
433#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500434#define CONFIG_SYS_SATA_MAX_DEVICE 2
435#define CONFIG_SATA1
436#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
437#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
438#define CONFIG_SATA2
439#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
440#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
441
442#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500443#endif
444
445#ifdef CONFIG_FMAN_ENET
446#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
447#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
448#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
449#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
450#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
451
Kumar Galae1c09492010-07-15 16:49:03 -0500452#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
453#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
454#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
455#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
456#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500457
458#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500459#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500460#endif
461
462/*
463 * Environment
464 */
Kumar Galae1c09492010-07-15 16:49:03 -0500465#define CONFIG_LOADS_ECHO /* echo on for serial download */
466#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
467
468/*
Kumar Galae1c09492010-07-15 16:49:03 -0500469* USB
470*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000471#define CONFIG_HAS_FSL_DR_USB
472#define CONFIG_HAS_FSL_MPH_USB
473
474#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500475#define CONFIG_USB_EHCI_FSL
476#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000477#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500478
Kumar Galae1c09492010-07-15 16:49:03 -0500479#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500480#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
481#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500482#endif
483
484/*
485 * Miscellaneous configurable options
486 */
Kumar Galae1c09492010-07-15 16:49:03 -0500487#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500488
489/*
490 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500491 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500492 * the maximum mapped by the Linux kernel during initialization.
493 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500494#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
495#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500496
Kumar Galae1c09492010-07-15 16:49:03 -0500497#ifdef CONFIG_CMD_KGDB
498#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500499#endif
500
501/*
502 * Environment Configuration
503 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000504#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000505#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500506#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
507
508/* default location for tftp and bootm */
509#define CONFIG_LOADADDR 1000000
510
York Sund1bb6022016-11-18 11:26:09 -0800511#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000512#define __USB_PHY_TYPE ulpi
513#else
514#define __USB_PHY_TYPE utmi
515#endif
516
Kumar Galae1c09492010-07-15 16:49:03 -0500517#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500518 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000519 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530520 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
521 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500522 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200523 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
524 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500525 "tftpflash=tftpboot $loadaddr $uboot && " \
526 "protect off $ubootaddr +$filesize && " \
527 "erase $ubootaddr +$filesize && " \
528 "cp.b $loadaddr $ubootaddr $filesize && " \
529 "protect on $ubootaddr +$filesize && " \
530 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500531 "consoledev=ttyS0\0" \
532 "ramdiskaddr=2000000\0" \
533 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500534 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500535 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500536 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500537
538#define CONFIG_HDBOOT \
539 "setenv bootargs root=/dev/$bdev rw " \
540 "console=$consoledev,$baudrate $othbootargs;" \
541 "tftp $loadaddr $bootfile;" \
542 "tftp $fdtaddr $fdtfile;" \
543 "bootm $loadaddr - $fdtaddr"
544
545#define CONFIG_NFSBOOTCOMMAND \
546 "setenv bootargs root=/dev/nfs rw " \
547 "nfsroot=$serverip:$rootpath " \
548 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
549 "console=$consoledev,$baudrate $othbootargs;" \
550 "tftp $loadaddr $bootfile;" \
551 "tftp $fdtaddr $fdtfile;" \
552 "bootm $loadaddr - $fdtaddr"
553
554#define CONFIG_RAMBOOTCOMMAND \
555 "setenv bootargs root=/dev/ram rw " \
556 "console=$consoledev,$baudrate $othbootargs;" \
557 "tftp $ramdiskaddr $ramdiskfile;" \
558 "tftp $loadaddr $bootfile;" \
559 "tftp $fdtaddr $fdtfile;" \
560 "bootm $loadaddr $ramdiskaddr $fdtaddr"
561
562#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
563
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000564#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000565
Kumar Galae1c09492010-07-15 16:49:03 -0500566#endif /* __CONFIG_H */