blob: 9e1b81a5649d189e60067aaa883d77d2cb6d776e [file] [log] [blame]
Mingkai Hueee86ff2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg2a2857b2017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu83c4ece2017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg2a2857b2017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hueee86ff2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080031#define CONFIG_MP
Mingkai Hueee86ff2015-10-26 19:47:52 +080032#define CONFIG_GICV2
33
Bharat Bhushan882b6322017-03-22 12:06:27 +053034#include <asm/arch/stream_id_lsch2.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080035#include <asm/arch/config.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080036
37/* Link Definitions */
38#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39
Mingkai Hueee86ff2015-10-26 19:47:52 +080040#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hueee86ff2015-10-26 19:47:52 +080041
Mingkai Hueee86ff2015-10-26 19:47:52 +080042#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xief6c83952015-11-23 15:23:48 +080046#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Hueee86ff2015-10-26 19:47:52 +080047
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080048#define CPU_RELEASE_ADDR secondary_boot_func
49
Mingkai Hueee86ff2015-10-26 19:47:52 +080050/* Generic Timer Definitions */
51#define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55
56/* Serial Port */
57#define CONFIG_CONS_INDEX 1
Mingkai Hueee86ff2015-10-26 19:47:52 +080058#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080060#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hueee86ff2015-10-26 19:47:52 +080061
Mingkai Hueee86ff2015-10-26 19:47:52 +080062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
Gong Qianyuf671f6c2015-10-26 19:47:56 +080064/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
Gong Qianyuf671f6c2015-10-26 19:47:56 +080066#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuf671f6c2015-10-26 19:47:56 +080067
68#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Guptad6b89202017-04-17 18:07:17 +053069#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080070#define CONFIG_SPL_STACK 0x1001e000
71#define CONFIG_SPL_PAD_TO 0x1d000
72
York Sunf7eed6b2017-09-28 08:42:16 -070073#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
74 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuf671f6c2015-10-26 19:47:56 +080075#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sunf7eed6b2017-09-28 08:42:16 -070076#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080077#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptad6b89202017-04-17 18:07:17 +053078
79#ifdef CONFIG_SECURE_BOOT
80#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
81/*
82 * HDR would be appended at end of image and copied to DDR along
83 * with U-Boot image. Here u-boot max. size is 512K. So if binary
84 * size increases then increase this size in case of secure boot as
85 * it uses raw u-boot image instead of fit image.
86 */
87#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
88#else
89#define CONFIG_SYS_MONITOR_LEN 0x100000
90#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuf671f6c2015-10-26 19:47:56 +080091#endif
92
Gong Qianyu8168a0f2015-10-26 19:47:53 +080093/* NAND SPL */
94#ifdef CONFIG_NAND_BOOT
95#define CONFIG_SPL_PBL_PAD
Gong Qianyu8168a0f2015-10-26 19:47:53 +080096#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu8168a0f2015-10-26 19:47:53 +080097#define CONFIG_SPL_TEXT_BASE 0x10000000
98#define CONFIG_SPL_MAX_SIZE 0x1a000
99#define CONFIG_SPL_STACK 0x1001d000
100#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
101#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
102#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
103#define CONFIG_SPL_BSS_START_ADDR 0x80100000
104#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
105#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptaba688752017-04-17 18:07:18 +0530106
107#ifdef CONFIG_SECURE_BOOT
108#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
109#endif /* ifdef CONFIG_SECURE_BOOT */
110
111#ifdef CONFIG_U_BOOT_HDR_SIZE
112/*
113 * HDR would be appended at end of image and copied to DDR along
114 * with U-Boot image. Here u-boot max. size is 512K. So if binary
115 * size increases then increase this size in case of secure boot as
116 * it uses raw u-boot image instead of fit image.
117 */
118#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
119#else
120#define CONFIG_SYS_MONITOR_LEN 0x100000
121#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
122
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800123#endif
124
Mingkai Hueee86ff2015-10-26 19:47:52 +0800125/* IFC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530126#ifndef SPL_NO_IFC
Qianyu Gong138a36a2016-01-25 15:16:07 +0800127#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800128#define CONFIG_FSL_IFC
129/*
130 * CONFIG_SYS_FLASH_BASE has the final address (core view)
131 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
132 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
133 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
134 */
135#define CONFIG_SYS_FLASH_BASE 0x60000000
136#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
137#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
138
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900139#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Hueee86ff2015-10-26 19:47:52 +0800140#define CONFIG_FLASH_CFI_DRIVER
141#define CONFIG_SYS_FLASH_CFI
142#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
143#define CONFIG_SYS_FLASH_QUIET_TEST
144#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
145#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800146#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530147#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800148
149/* I2C */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800150#define CONFIG_SYS_I2C
Mingkai Hueee86ff2015-10-26 19:47:52 +0800151
152/* PCIe */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530153#ifndef SPL_NO_PCIE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800154#define CONFIG_PCIE1 /* PCIE controller 1 */
155#define CONFIG_PCIE2 /* PCIE controller 2 */
156#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800157
Mingkai Hueee86ff2015-10-26 19:47:52 +0800158#ifdef CONFIG_PCI
Mingkai Hueee86ff2015-10-26 19:47:52 +0800159#define CONFIG_PCI_SCAN_SHOW
Mingkai Hueee86ff2015-10-26 19:47:52 +0800160#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530161#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800162
163/* Command line configuration */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800164
Yangbo Luda6121b2015-10-26 19:47:55 +0800165/* MMC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530166#ifndef SPL_NO_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800167#ifdef CONFIG_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800168#define CONFIG_FSL_ESDHC
169#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Luda6121b2015-10-26 19:47:55 +0800170#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530171#endif
Yangbo Luda6121b2015-10-26 19:47:55 +0800172
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800173/* DSPI */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530174#ifndef SPL_NO_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800175#define CONFIG_FSL_DSPI
176#ifdef CONFIG_FSL_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800177#define CONFIG_DM_SPI_FLASH
178#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
179#define CONFIG_SPI_FLASH_SST /* cs1 */
180#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gong138a36a2016-01-25 15:16:07 +0800181#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800182#define CONFIG_SF_DEFAULT_BUS 1
183#define CONFIG_SF_DEFAULT_CS 0
184#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800185#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530186#endif
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800187
Shaohui Xie04643262015-10-26 19:47:54 +0800188/* FMan ucode */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530189#ifndef SPL_NO_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800190#define CONFIG_SYS_DPAA_FMAN
191#ifdef CONFIG_SYS_DPAA_FMAN
192#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
193
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800194#ifdef CONFIG_NAND_BOOT
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800195/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800196#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800197#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800198#elif defined(CONFIG_SD_BOOT)
199/*
200 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
201 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800202 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800203 */
204#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800205#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800206#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800207#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800208#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800209#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu760df892016-01-25 15:16:06 +0800210#define CONFIG_ENV_SPI_BUS 0
211#define CONFIG_ENV_SPI_CS 0
212#define CONFIG_ENV_SPI_MAX_HZ 1000000
213#define CONFIG_ENV_SPI_MODE 0x03
214#else
Shaohui Xie04643262015-10-26 19:47:54 +0800215#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
216/* FMan fireware Pre-load address */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800217#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800218#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu760df892016-01-25 15:16:06 +0800219#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800220#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
221#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
222#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530223#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800224
Mingkai Hueee86ff2015-10-26 19:47:52 +0800225/* Miscellaneous configurable options */
226#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800227
228#define CONFIG_HWCONFIG
229#define HWCONFIG_BUFFER_SIZE 128
230
Sumit Garg2a2857b2017-03-30 09:52:38 +0530231#ifndef SPL_NO_MISC
Shengzhou Liu9d662542017-06-08 15:59:48 +0800232#ifndef CONFIG_SPL_BUILD
233#define BOOT_TARGET_DEVICES(func) \
234 func(MMC, mmc, 0) \
235 func(USB, usb, 0)
236#include <config_distro_bootcmd.h>
237#endif
238
Mingkai Hueee86ff2015-10-26 19:47:52 +0800239/* Initial environment variables */
240#define CONFIG_EXTRA_ENV_SETTINGS \
241 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hueee86ff2015-10-26 19:47:52 +0800242 "fdt_high=0xffffffffffffffff\0" \
243 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800244 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530245 "kernel_addr=0x61000000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800246 "scriptaddr=0x80000000\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530247 "scripthdraddr=0x80080000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800248 "fdtheader_addr_r=0x80100000\0" \
249 "kernelheader_addr_r=0x80200000\0" \
250 "kernel_addr_r=0x81000000\0" \
251 "fdt_addr_r=0x90000000\0" \
252 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530253 "kernelheader_addr=0x60800000\0" \
Qianyu Gong2758edf2016-03-15 16:35:57 +0800254 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530255 "kernelheader_size=0x40000\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800256 "kernel_addr_sd=0x8000\0" \
257 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530258 "kernelhdr_addr_sd=0x4000\0" \
259 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800260 "console=ttyS0,115200\0" \
York Sunf7eed6b2017-09-28 08:42:16 -0700261 "boot_os=y\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400262 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800263 BOOTENV \
264 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530265 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800266 "scan_dev_for_boot_part=" \
267 "part list ${devtype} ${devnum} devplist; " \
268 "env exists devplist || setenv devplist 1; " \
269 "for distro_bootpart in ${devplist}; do " \
270 "if fstype ${devtype} " \
271 "${devnum}:${distro_bootpart} " \
272 "bootfstype; then " \
273 "run scan_dev_for_boot; " \
274 "fi; " \
275 "done\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530276 "scan_dev_for_boot=" \
277 "echo Scanning ${devtype} " \
278 "${devnum}:${distro_bootpart}...; " \
279 "for prefix in ${boot_prefixes}; do " \
280 "run scan_dev_for_scripts; " \
281 "done;\0" \
282 "boot_a_script=" \
283 "load ${devtype} ${devnum}:${distro_bootpart} " \
284 "${scriptaddr} ${prefix}${script}; " \
285 "env exists secureboot && load ${devtype} " \
286 "${devnum}:${distro_bootpart} " \
287 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
288 "&& esbc_validate ${scripthdraddr};" \
289 "source ${scriptaddr}\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800290 "qspi_bootcmd=echo Trying load from qspi..;" \
291 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530292 "$kernel_addr $kernel_size; env exists secureboot " \
293 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
294 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
295 "bootm $load_addr#$board\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800296 "nor_bootcmd=echo Trying load from nor..;" \
297 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530298 "$kernel_size; env exists secureboot " \
299 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
300 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
301 "bootm $load_addr#$board\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800302 "sd_bootcmd=echo Trying load from SD ..;" \
303 "mmcinfo; mmc read $load_addr " \
304 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530305 "env exists secureboot && mmc read $kernelheader_addr_r " \
306 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
307 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800308 "bootm $load_addr#$board\0"
309
Wenbin Song1738ca72016-07-21 18:55:16 +0800310
Shengzhou Liu9d662542017-06-08 15:59:48 +0800311#undef CONFIG_BOOTCOMMAND
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800312#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530313#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
314 "env exists secureboot && esbc_halt;"
Shengzhou Liu42862752017-11-09 17:57:55 +0800315#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530316#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
317 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800318#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530319#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
320 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800321#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530322#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800323
324/* Monitor Command Prompt */
325#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530326
Mingkai Hueee86ff2015-10-26 19:47:52 +0800327#define CONFIG_SYS_MAXARGS 64 /* max command args */
328
329#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
330
Simon Glass89e0a3a2017-05-17 08:23:10 -0600331#include <asm/arch/soc.h>
332
Mingkai Hueee86ff2015-10-26 19:47:52 +0800333#endif /* __LS1043A_COMMON_H */