blob: 99182f4de3999c4de26f170e348a0a417ea73d2a [file] [log] [blame]
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
David Büchi6f41fc82014-12-16 10:09:31 +000011#define CONFIG_DISPLAY_BOARDINFO
12
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020013/*
14 * High Level Configuration Options
15 */
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090016#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020017#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020018
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xfc000000
20
Becky Bruce03ea1be2008-05-08 19:02:12 -050021#define CONFIG_HIGH_BATS 1 /* High BATs supported */
22
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020023/*
24 * Supported commands
25 */
Wolfgang Denk56cbd022007-08-12 14:27:39 +020026#define CONFIG_CMD_BSP
27#define CONFIG_CMD_DATE
Wolfgang Denk56cbd022007-08-12 14:27:39 +020028#define CONFIG_CMD_DIAG
Wolfgang Denk56cbd022007-08-12 14:27:39 +020029#define CONFIG_CMD_JFFS2
Wolfgang Denk56cbd022007-08-12 14:27:39 +020030#define CONFIG_CMD_REGINFO
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020031
32/*
33 * Serial console configuration
34 */
35#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
36#define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020038#define CONFIG_SILENT_CONSOLE 1 /* needed to silence i2c_init() */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020039
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020040/*
41 * Ethernet configuration
42 */
43#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -080044#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020045#define CONFIG_PHY_ADDR 0x00
46#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020048#define CONFIG_MISC_INIT_R 1
49#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
50
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020051/*
52 * POST support
53 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020055#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
56/* List of I2C addresses to be verified by POST */
Peter Tyser3f1d0db2010-10-22 00:20:30 -050057#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
58 CONFIG_SYS_I2C_IO, \
59 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020060
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020061/* display image timestamps */
62#define CONFIG_TIMESTAMP 1
63
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020064/*
65 * Autobooting
66 */
67#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
68#define CONFIG_PREBOOT "echo;" \
69 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
70 "echo"
71#undef CONFIG_BOOTARGS
72
73/*
74 * Default environment settings
75 */
76#define CONFIG_EXTRA_ENV_SETTINGS \
77 "netdev=eth0\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020078 "netmask=255.255.0.0\0" \
79 "ipaddr=192.168.160.33\0" \
80 "serverip=192.168.1.1\0" \
81 "gatewayip=192.168.1.1\0" \
82 "console=ttyPSC0\0" \
83 "u-boot_addr=100000\0" \
84 "kernel_addr=200000\0" \
85 "kernel_addr_flash=fc0c0000\0" \
86 "fdt_addr=400000\0" \
87 "fdt_addr_flash=fc0a0000\0" \
88 "ramdisk_addr=500000\0" \
89 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020090 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
91 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
92 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020093 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020094 "update=prot off fc000000 +${filesize}; " \
95 "era fc000000 +${filesize}; " \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020096 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020097 "prot on fc000000 +${filesize}\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020098 "nfsargs=setenv bootargs root=/dev/nfs rw " \
99 "nfsroot=${serverip}:${rootpath}\0" \
100 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
101 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
102 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
103 "addcons=setenv bootargs ${bootargs} " \
104 "console=${console},${baudrate}\0" \
105 "addip=setenv bootargs ${bootargs} " \
106 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
107 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
108 "flash_flash=run flashargs addinit addip addcons;" \
109 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
110 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
111 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
112 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
113 ""
114#define CONFIG_BOOTCOMMAND "run flash_flash"
115
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200116/*
117 * Low level configuration
118 */
119
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200120/*
121 * Clock configuration
122 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
124#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200125
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200126/*
127 * Memory map
128 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MBAR 0xF0000000
130#define CONFIG_SYS_SDRAM_BASE 0x00000000
131#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200134
135/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200137#ifdef CONFIG_POST
138/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200139#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200140#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200141#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200142#endif
143
Wolfgang Denk0191e472010-10-26 14:34:52 +0200144#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200145#define CONFIG_BOARD_TYPES 1 /* we use board_type */
146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200148
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200149#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
151#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
152#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200153
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200154/*
155 * Flash configuration
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200158#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200160/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
163#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200164
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
166#define CONFIG_SYS_RAMBOOT 1
167#undef CONFIG_SYS_LOWBOOT
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200168#endif
169
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200170/*
171 * Chip selects configuration
172 */
173/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
175#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
176#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200177/* use board_early_init_r to enable flash write in CS_BOOT */
178#define CONFIG_BOARD_EARLY_INIT_R
179
180/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
182#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200183
184/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_CS_BURST 0x00000000
186#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200187
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200188/*
189 * SDRAM configuration
190 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
191 */
192#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
193#define SDRAM_CONTROL 0x514F0000
194#define SDRAM_CONFIG1 0xE2333900
195#define SDRAM_CONFIG2 0x8EE70000
196
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200197/*
198 * MTD configuration
199 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100200#define CONFIG_CMD_MTDPARTS 1
Stefan Roese5dc958f2009-05-12 14:32:58 +0200201#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
202#define CONFIG_FLASH_CFI_MTD
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200203#define MTDIDS_DEFAULT "nor0=cm5200-0"
204#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200205 "384k(uboot),128k(env)," \
206 "128k(redund_env),128k(dtb)," \
207 "2m(kernel),27904k(rootfs)," \
208 "-(config)"
209
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200210/*
211 * I2C configuration
212 */
213#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
215#define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
216#define CONFIG_SYS_I2C_SLAVE 0x0
217#define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
218#define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200219
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200220/*
221 * RTC configuration
222 */
223#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
224
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200225/*
226 * USB configuration
227 */
228#define CONFIG_USB_OHCI 1
229#define CONFIG_USB_STORAGE 1
230#define CONFIG_USB_CLOCK 0x0001BBBB
231#define CONFIG_USB_CONFIG 0x00001000
232/* Partitions (for USB) */
233#define CONFIG_MAC_PARTITION 1
234#define CONFIG_DOS_PARTITION 1
235#define CONFIG_ISO_PARTITION 1
236
237/*
238 * Invoke our last_stage_init function - needed by fwupdate
239 */
240#define CONFIG_LAST_STAGE_INIT 1
241
242/*
243 * Environment settings
244 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200245#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200246#define CONFIG_ENV_SIZE 0x10000
247#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200249/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200250#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
251#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200252
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200253/*
254 * Pin multiplexing configuration
255 */
256
257/*
258 * CS1/GPIO_WKUP_6: GPIO (default)
259 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
260 * IRDA/PSC6: UART
261 * Ether: Ethernet 100Mbit with MD
262 * PCI_DIS: PCI controller disabled
263 * USB: USB
264 * PSC3: SPI with UART3
265 * PSC2: UART
266 * PSC1: UART
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200269
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200270/*
271 * Miscellaneous configurable options
272 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
275#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
276#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
277#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_ALT_MEMTEST 1
280#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
281#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200282
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200284
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200285/*
286 * Various low-level settings
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
289#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200292
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200293/*
294 * Cache Configuration
295 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denk56cbd022007-08-12 14:27:39 +0200297#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200299#endif
300
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200301/*
302 * Flat Device Tree support
303 */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200304#define OF_CPU "PowerPC,5200@0"
305#define OF_SOC "soc5200@f0000000"
306#define OF_TBCLK (bd->bi_busfreq / 4)
307#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
308
309#endif /* __CONFIG_H */