blob: 9bf67490ac4973d5845322f7b4303a307699a2cd [file] [log] [blame]
Peng Fan4e0c7972019-08-08 09:55:37 +00001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2//
3// Copyright 2016 Freescale Semiconductor, Inc.
Peng Fanec1a4e22016-08-11 14:02:55 +08004
Peng Fan4e0c7972019-08-08 09:55:37 +00005#include "imx6ul.dtsi"
Peng Fanec1a4e22016-08-11 14:02:55 +08006#include "imx6ull-pinfunc.h"
7#include "imx6ull-pinfunc-snvs.h"
Peng Fanec1a4e22016-08-11 14:02:55 +08008
Peng Fan4e0c7972019-08-08 09:55:37 +00009/* Delete UART8 in AIPS-1 (i.MX6UL specific) */
10/delete-node/ &uart8;
11/* Delete CAAM node in AIPS-2 (i.MX6UL specific) */
12/delete-node/ &crypto;
Peng Fanec1a4e22016-08-11 14:02:55 +080013
Peng Fan4e0c7972019-08-08 09:55:37 +000014&cpu0 {
Marcel Ziswiler64e36c12022-07-21 15:27:30 +020015 clock-frequency = <900000000>;
Peng Fan4e0c7972019-08-08 09:55:37 +000016 operating-points = <
17 /* kHz uV */
18 900000 1275000
19 792000 1225000
20 528000 1175000
21 396000 1025000
22 198000 950000
23 >;
24 fsl,soc-operating-points = <
25 /* KHz uV */
26 900000 1250000
27 792000 1175000
28 528000 1175000
29 396000 1175000
30 198000 1175000
31 >;
32};
Peng Fanec1a4e22016-08-11 14:02:55 +080033
Peng Fan4e0c7972019-08-08 09:55:37 +000034&ocotp {
35 compatible = "fsl,imx6ull-ocotp", "syscon";
36};
Peng Fanec1a4e22016-08-11 14:02:55 +080037
Marcel Ziswiler64e36c12022-07-21 15:27:30 +020038&pxp {
39 compatible = "fsl,imx6ull-pxp";
40 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
41 <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
42};
43
Peng Fan4e0c7972019-08-08 09:55:37 +000044&usdhc1 {
45 compatible = "fsl,imx6ull-usdhc", "fsl,imx6sx-usdhc";
46};
Peng Fanec1a4e22016-08-11 14:02:55 +080047
Peng Fan4e0c7972019-08-08 09:55:37 +000048&usdhc2 {
49 compatible = "fsl,imx6ull-usdhc", "fsl,imx6sx-usdhc";
50};
Peng Fanec1a4e22016-08-11 14:02:55 +080051
Peng Fan4e0c7972019-08-08 09:55:37 +000052/ {
Peng Fanec1a4e22016-08-11 14:02:55 +080053 soc {
Oleksandr Suvorove1868a42021-09-23 23:14:37 +030054 aips3: bus@2200000 {
Peng Fanec1a4e22016-08-11 14:02:55 +080055 compatible = "fsl,aips-bus", "simple-bus";
56 #address-cells = <1>;
57 #size-cells = <1>;
Peng Fanec1a4e22016-08-11 14:02:55 +080058 reg = <0x02200000 0x100000>;
59 ranges;
60
Peng Fan4e0c7972019-08-08 09:55:37 +000061 dcp: crypto@2280000 {
62 compatible = "fsl,imx6ull-dcp", "fsl,imx28-dcp";
Peng Fanec1a4e22016-08-11 14:02:55 +080063 reg = <0x02280000 0x4000>;
64 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
65 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
66 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Peng Fan4e0c7972019-08-08 09:55:37 +000067 clocks = <&clks IMX6ULL_CLK_DCP_CLK>;
Peng Fanec1a4e22016-08-11 14:02:55 +080068 clock-names = "dcp";
Peng Fanec1a4e22016-08-11 14:02:55 +080069 };
70
Marcel Ziswiler64e36c12022-07-21 15:27:30 +020071 rngb: rng@2284000 {
72 compatible = "fsl,imx6ull-rngb", "fsl,imx25-rngb";
73 reg = <0x02284000 0x4000>;
74 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
75 clocks = <&clks IMX6UL_CLK_DUMMY>;
76 };
77
Peng Fan4e0c7972019-08-08 09:55:37 +000078 iomuxc_snvs: iomuxc-snvs@2290000 {
79 compatible = "fsl,imx6ull-iomuxc-snvs";
80 reg = <0x02290000 0x4000>;
Peng Fanec1a4e22016-08-11 14:02:55 +080081 };
82
Peng Fan4e0c7972019-08-08 09:55:37 +000083 uart8: serial@2288000 {
Peng Fanec1a4e22016-08-11 14:02:55 +080084 compatible = "fsl,imx6ul-uart",
Peng Fan4e0c7972019-08-08 09:55:37 +000085 "fsl,imx6q-uart";
Peng Fanec1a4e22016-08-11 14:02:55 +080086 reg = <0x02288000 0x4000>;
87 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
88 clocks = <&clks IMX6UL_CLK_UART8_IPG>,
89 <&clks IMX6UL_CLK_UART8_SERIAL>;
90 clock-names = "ipg", "per";
Peng Fanec1a4e22016-08-11 14:02:55 +080091 status = "disabled";
92 };
Peng Fanec1a4e22016-08-11 14:02:55 +080093 };
94 };
95};