blob: ee7c9de9690cbd86a80d87c00581223e6d6bb497 [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010020#define CONFIG_SYS_CACHELINE_SIZE 64
21
Mike Rapoport8abe7302010-12-18 17:43:19 -050022/*
23 * High Level Configuration Options
24 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000025#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050026
Mike Rapoport8abe7302010-12-18 17:43:19 -050027#define CONFIG_SDRC /* The chip has SDRC controller */
28
29#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050030#include <asm/arch/omap.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050031
Mike Rapoport8abe7302010-12-18 17:43:19 -050032/* Clock Defines */
33#define V_OSCK 26000000 /* Clock output from T2 */
34#define V_SCLK (V_OSCK >> 1)
35
Mike Rapoport8abe7302010-12-18 17:43:19 -050036#define CONFIG_MISC_INIT_R
37
Nikita Kiryanov0630b032012-01-02 04:01:30 +000038#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
39#define CONFIG_SETUP_MEMORY_TAGS
40#define CONFIG_INITRD_TAG
41#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000042#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050043
44/*
45 * Size of malloc() pool
46 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000047#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000048 /* Sector */
49#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050050
51/*
52 * Hardware drivers
53 */
54
55/*
56 * NS16550 Configuration
57 */
58#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
59
Mike Rapoport8abe7302010-12-18 17:43:19 -050060#define CONFIG_SYS_NS16550_SERIAL
61#define CONFIG_SYS_NS16550_REG_SIZE (-4)
62#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
63
64/*
65 * select serial console configuration
66 */
67#define CONFIG_CONS_INDEX 3
68#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
69#define CONFIG_SERIAL3 3 /* UART3 */
70
71/* allow to overwrite serial and ethaddr */
72#define CONFIG_ENV_OVERWRITE
Mike Rapoport8abe7302010-12-18 17:43:19 -050073#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
74 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000075
Mike Rapoport8abe7302010-12-18 17:43:19 -050076/* USB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000077#define CONFIG_USB_OMAP3
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020078#define CONFIG_USB_MUSB_UDC
Nikita Kiryanov0630b032012-01-02 04:01:30 +000079#define CONFIG_TWL4030_USB
Mike Rapoport8abe7302010-12-18 17:43:19 -050080
81/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000082#define CONFIG_USB_DEVICE
83#define CONFIG_USB_TTY
Mike Rapoport8abe7302010-12-18 17:43:19 -050084
85/* commands to include */
Mike Rapoport8abe7302010-12-18 17:43:19 -050086#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
87#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg23964602013-04-22 01:06:55 +000088#define CONFIG_MTD_PARTITIONS
Nikita Kiryanov0630b032012-01-02 04:01:30 +000089#define MTDIDS_DEFAULT "nand0=nand"
90#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
Igor Grinberg23964602013-04-22 01:06:55 +000091 "1920k(u-boot),256k(u-boot-env),"\
Nikita Kiryanov0630b032012-01-02 04:01:30 +000092 "4m(kernel),-(fs)"
Mike Rapoport8abe7302010-12-18 17:43:19 -050093
Mike Rapoport8abe7302010-12-18 17:43:19 -050094#define CONFIG_CMD_NAND /* NAND support */
Mike Rapoport8abe7302010-12-18 17:43:19 -050095
Heiko Schocherf53f2b82013-10-22 11:03:18 +020096#define CONFIG_SYS_I2C
97#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
98#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
99#define CONFIG_SYS_I2C_OMAP34XX
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000100#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
101#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanova8eeecb2014-08-20 15:08:52 +0300102#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000103#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -0500104
105/*
106 * TWL4030
107 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000108#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -0500109
110/*
111 * Board NAND Info.
112 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500113#define CONFIG_NAND_OMAP_GPMC
114#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
115 /* to access nand */
116#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
117 /* to access nand at */
118 /* CS0 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500119#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
120 /* devices */
Stefan Roese55503c12014-03-11 17:04:45 +0100121
Mike Rapoport8abe7302010-12-18 17:43:19 -0500122/* Environment information */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500123#define CONFIG_EXTRA_ENV_SETTINGS \
124 "loadaddr=0x82000000\0" \
125 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200126 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500127 "mpurate=500\0" \
128 "vram=12M\0" \
129 "dvimode=1024x768MR-16@60\0" \
130 "defaultdisplay=dvi\0" \
131 "mmcdev=0\0" \
132 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000133 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500134 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000135 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500136 "mmcargs=setenv bootargs console=${console} " \
137 "mpurate=${mpurate} " \
138 "vram=${vram} " \
139 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500140 "omapdss.def_disp=${defaultdisplay} " \
141 "root=${mmcroot} " \
142 "rootfstype=${mmcrootfstype}\0" \
143 "nandargs=setenv bootargs console=${console} " \
144 "mpurate=${mpurate} " \
145 "vram=${vram} " \
146 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500147 "omapdss.def_disp=${defaultdisplay} " \
148 "root=${nandroot} " \
149 "rootfstype=${nandrootfstype}\0" \
150 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
151 "bootscript=echo Running bootscript from mmc ...; " \
152 "source ${loadaddr}\0" \
153 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
154 "mmcboot=echo Booting from mmc ...; " \
155 "run mmcargs; " \
156 "bootm ${loadaddr}\0" \
157 "nandboot=echo Booting from nand ...; " \
158 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000159 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500160 "bootm ${loadaddr}\0" \
161
162#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000163 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500164 "if run loadbootscript; then " \
165 "run bootscript; " \
166 "else " \
167 "if run loaduimage; then " \
168 "run mmcboot; " \
169 "else run nandboot; " \
170 "fi; " \
171 "fi; " \
172 "else run nandboot; fi"
173
Mike Rapoport8abe7302010-12-18 17:43:19 -0500174/*
175 * Miscellaneous configurable options
176 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400177#define CONFIG_AUTO_COMPLETE
178#define CONFIG_CMDLINE_EDITING
179#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000180#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500181#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500182#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
183/* Print Buffer Size */
184#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
185 sizeof(CONFIG_SYS_PROMPT) + 16)
186#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
187/* Boot Argument Buffer Size */
188#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
189
190#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
191 /* works on */
192#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
193 0x01F00000) /* 31MB */
194
195#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
196 /* load address */
197
198/*
199 * OMAP3 has 12 GP timers, they can be driven by the system clock
200 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
201 * This rate is divided by a local divisor.
202 */
203#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
204#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500205
206/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500207 * Physical Memory Map
208 */
209#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
210#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500211
Mike Rapoport8abe7302010-12-18 17:43:19 -0500212/*-----------------------------------------------------------------------
213 * FLASH and environment organization
214 */
215
216/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500217/* Monitor at start of flash */
218#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000219#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500220
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000221#define CONFIG_ENV_IS_IN_NAND
Mike Rapoport8abe7302010-12-18 17:43:19 -0500222#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400223#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Mike Rapoport8abe7302010-12-18 17:43:19 -0500224#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
225
Mike Rapoport8abe7302010-12-18 17:43:19 -0500226#if defined(CONFIG_CMD_NET)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500227#define CONFIG_SMC911X
228#define CONFIG_SMC911X_32_BIT
Igor Grinberg05a96a42011-04-18 17:55:21 -0400229#define CM_T3X_SMC911X_BASE 0x2C000000
230#define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
231#define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
Mike Rapoport8abe7302010-12-18 17:43:19 -0500232#endif /* (CONFIG_CMD_NET) */
233
234/* additions for new relocation code, must be added to all boards */
235#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
236#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
237#define CONFIG_SYS_INIT_RAM_SIZE 0x800
238#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
239 CONFIG_SYS_INIT_RAM_SIZE - \
240 GENERATED_GBL_DATA_SIZE)
241
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400242/* Status LED */
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200243#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400244
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000245#define CONFIG_SPLASHIMAGE_GUARD
246
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000247/* Display Configuration */
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000248#define CONFIG_VIDEO_OMAP3
249#define LCD_BPP LCD_COLOR16
250
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000251#define CONFIG_SPLASH_SCREEN
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +0200252#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000253#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300254#define CONFIG_SCF0403_LCD
255
256#define CONFIG_OMAP3_SPI
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000257
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100258/* Defines for SPL */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100259#define CONFIG_SPL_FRAMEWORK
260#define CONFIG_SPL_NAND_SIMPLE
261
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100262#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200263#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100264
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100265#define CONFIG_SPL_NAND_BASE
266#define CONFIG_SPL_NAND_DRIVERS
267#define CONFIG_SPL_NAND_ECC
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100268#define CONFIG_SPL_OMAP3_ID_NAND
Tom Rini28eec372016-11-07 21:34:54 -0500269#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100270
271/* NAND boot config */
272#define CONFIG_SYS_NAND_5_ADDR_CYCLE
273#define CONFIG_SYS_NAND_PAGE_COUNT 64
274#define CONFIG_SYS_NAND_PAGE_SIZE 2048
275#define CONFIG_SYS_NAND_OOBSIZE 64
276#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
277#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
278/*
279 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
280 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
281 */
282#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
283 10, 11, 12 }
284#define CONFIG_SYS_NAND_ECCSIZE 512
285#define CONFIG_SYS_NAND_ECCBYTES 3
286#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
287
288#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
289#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
290
291#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400292#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
293 CONFIG_SPL_TEXT_BASE)
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100294
295/*
296 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
297 * older x-loader implementations. And move the BSS area so that it
298 * doesn't overlap with TEXT_BASE.
299 */
300#define CONFIG_SYS_TEXT_BASE 0x80008000
301#define CONFIG_SPL_BSS_START_ADDR 0x80100000
302#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
303
304#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
305#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
306
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300307/* EEPROM */
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300308#define CONFIG_ENV_EEPROM_IS_ON_I2C
309#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
310#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
311#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
312#define CONFIG_SYS_EEPROM_SIZE 256
313
Mike Rapoport8abe7302010-12-18 17:43:19 -0500314#endif /* __CONFIG_H */