blob: fd2dbed1374dff37604b70e4d380d4d493763e61 [file] [log] [blame]
Bo Shen42aafb32012-07-05 17:21:46 +00001/*
2 * Copyright (C) 2012 Atmel Corporation
3 *
4 * Configuation settings for the AT91SAM9X5EK board.
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Bo Shen42aafb32012-07-05 17:21:46 +00007 */
8
9#ifndef __CONFIG_H__
10#define __CONFIG_H__
11
12#include <asm/hardware.h>
13
Bo Shen337a2d82013-08-13 14:50:49 +080014#define CONFIG_SYS_TEXT_BASE 0x26f00000
15
Bo Shen42aafb32012-07-05 17:21:46 +000016/* ARM asynchronous clock */
17#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
18#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* 12 MHz crystal */
Bo Shen42aafb32012-07-05 17:21:46 +000019
20#define CONFIG_AT91SAM9X5EK
Bo Shen42aafb32012-07-05 17:21:46 +000021
Bo Shen42aafb32012-07-05 17:21:46 +000022#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
23#define CONFIG_SETUP_MEMORY_TAGS
24#define CONFIG_INITRD_TAG
25#define CONFIG_SKIP_LOWLEVEL_INIT
Bo Shen42aafb32012-07-05 17:21:46 +000026
27/* general purpose I/O */
28#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Bo Shen42aafb32012-07-05 17:21:46 +000029
30/* LCD */
Bo Shen42aafb32012-07-05 17:21:46 +000031#define LCD_BPP LCD_COLOR16
32#define LCD_OUTPUT_BPP 24
33#define CONFIG_LCD_LOGO
Bo Shen42aafb32012-07-05 17:21:46 +000034#define CONFIG_LCD_INFO
35#define CONFIG_LCD_INFO_BELOW_LOGO
Bo Shen42aafb32012-07-05 17:21:46 +000036#define CONFIG_ATMEL_HLCD
37#define CONFIG_ATMEL_LCD_RGB565
Bo Shen42aafb32012-07-05 17:21:46 +000038
Bo Shen42aafb32012-07-05 17:21:46 +000039
40/*
41 * BOOTP options
42 */
43#define CONFIG_BOOTP_BOOTFILESIZE
44#define CONFIG_BOOTP_BOOTPATH
45#define CONFIG_BOOTP_GATEWAY
46#define CONFIG_BOOTP_HOSTNAME
47
48/*
49 * Command line configuration.
50 */
Bo Shen42aafb32012-07-05 17:21:46 +000051#define CONFIG_CMD_NAND
Richard Genoud1e34e832012-11-29 23:18:34 +000052
53/*
Tom Riniceed5d22017-05-12 22:33:27 -040054 * define CONFIG_USB_EHCI_HCD to enable USB Hi-Speed (aka 2.0)
Richard Genoud1e34e832012-11-29 23:18:34 +000055 * NB: in this case, USB 1.1 devices won't be recognized.
56 */
57
Bo Shen42aafb32012-07-05 17:21:46 +000058/* SDRAM */
59#define CONFIG_NR_DRAM_BANKS 1
60#define CONFIG_SYS_SDRAM_BASE 0x20000000
61#define CONFIG_SYS_SDRAM_SIZE 0x08000000 /* 128 megs */
62
63#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yangf345e282017-04-18 14:51:54 +080064 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Bo Shen42aafb32012-07-05 17:21:46 +000065
66/* DataFlash */
Bo Shen4a73e582012-08-19 20:32:24 +000067#ifdef CONFIG_CMD_SF
Bo Shen4a73e582012-08-19 20:32:24 +000068#define CONFIG_SF_DEFAULT_SPEED 30000000
Bo Shen42aafb32012-07-05 17:21:46 +000069#endif
70
Bo Shen42aafb32012-07-05 17:21:46 +000071/* NAND flash */
72#ifdef CONFIG_CMD_NAND
73#define CONFIG_NAND_ATMEL
74#define CONFIG_SYS_MAX_NAND_DEVICE 1
75#define CONFIG_SYS_NAND_BASE 0x40000000
76#define CONFIG_SYS_NAND_DBW_8 1
77/* our ALE is AD21 */
78#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
79/* our CLE is AD22 */
80#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
81#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD4
82#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PD5
83
Wu, Joshdd359a12012-08-23 00:05:38 +000084/* PMECC & PMERRLOC */
85#define CONFIG_ATMEL_NAND_HWECC 1
86#define CONFIG_ATMEL_NAND_HW_PMECC 1
87#define CONFIG_PMECC_CAP 2
88#define CONFIG_PMECC_SECTOR_SIZE 512
Wu, Joshdd359a12012-08-23 00:05:38 +000089
Bo Shen591ef582013-06-26 10:48:53 +080090#define CONFIG_CMD_NAND_TRIMFFS
91
Bo Shen42aafb32012-07-05 17:21:46 +000092#define CONFIG_MTD_DEVICE
93#define CONFIG_CMD_MTDPARTS
94#define CONFIG_MTD_PARTITIONS
95#define CONFIG_RBTREE
96#define CONFIG_LZO
Bo Shen42aafb32012-07-05 17:21:46 +000097#define CONFIG_CMD_UBIFS
98#endif
99
Richard Genoud1e34e832012-11-29 23:18:34 +0000100/* USB */
101#ifdef CONFIG_CMD_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400102#ifndef CONFIG_USB_EHCI_HCD
Bo Shen4a985df2013-10-21 16:14:00 +0800103#define CONFIG_USB_ATMEL
104#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
Richard Genoud1e34e832012-11-29 23:18:34 +0000105#define CONFIG_USB_OHCI_NEW
106#define CONFIG_SYS_USB_OHCI_CPU_INIT
107#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
108#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9x5"
109#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
110#endif
Richard Genoud1e34e832012-11-29 23:18:34 +0000111#endif
112
Bo Shen42aafb32012-07-05 17:21:46 +0000113#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
114
115#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
116#define CONFIG_SYS_MEMTEST_END 0x26e00000
117
118#ifdef CONFIG_SYS_USE_NANDFLASH
119/* bootstrap + u-boot + env + linux in nandflash */
120#define CONFIG_ENV_IS_IN_NAND
Wenyou Yangf345e282017-04-18 14:51:54 +0800121#define CONFIG_ENV_OFFSET 0x120000
Bo Shen42aafb32012-07-05 17:21:46 +0000122#define CONFIG_ENV_OFFSET_REDUND 0x100000
123#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
124#define CONFIG_BOOTCOMMAND "nand read " \
125 "0x22000000 0x200000 0x300000; " \
126 "bootm 0x22000000"
Wu, Josh9d681892012-11-02 00:17:27 +0000127#elif defined(CONFIG_SYS_USE_SPIFLASH)
Bo Shen4a73e582012-08-19 20:32:24 +0000128/* bootstrap + u-boot + env + linux in spi flash */
129#define CONFIG_ENV_IS_IN_SPI_FLASH
130#define CONFIG_ENV_OFFSET 0x5000
131#define CONFIG_ENV_SIZE 0x3000
132#define CONFIG_ENV_SECT_SIZE 0x1000
133#define CONFIG_ENV_SPI_MAX_HZ 30000000
134#define CONFIG_BOOTCOMMAND "sf probe 0; " \
135 "sf read 0x22000000 0x100000 0x300000; " \
136 "bootm 0x22000000"
Bo Shen0a9f8ac2012-12-06 21:37:04 +0000137#elif defined(CONFIG_SYS_USE_DATAFLASH)
138/* bootstrap + u-boot + env + linux in data flash */
139#define CONFIG_ENV_IS_IN_SPI_FLASH
140#define CONFIG_ENV_OFFSET 0x4200
141#define CONFIG_ENV_SIZE 0x4200
142#define CONFIG_ENV_SECT_SIZE 0x210
143#define CONFIG_ENV_SPI_MAX_HZ 30000000
144#define CONFIG_BOOTCOMMAND "sf probe 0; " \
145 "sf read 0x22000000 0x84000 0x294000; " \
146 "bootm 0x22000000"
Wu, Josh9d681892012-11-02 00:17:27 +0000147#else /* CONFIG_SYS_USE_MMC */
148/* bootstrap + u-boot + env + linux in mmc */
Wu, Joshdf0ef742015-01-20 10:33:33 +0800149#define CONFIG_ENV_IS_IN_FAT
Wu, Joshdf0ef742015-01-20 10:33:33 +0800150#define FAT_ENV_INTERFACE "mmc"
151#define FAT_ENV_FILE "uboot.env"
152#define FAT_ENV_DEVICE_AND_PART "0"
153#define CONFIG_ENV_SIZE 0x4000
Bo Shen42aafb32012-07-05 17:21:46 +0000154#endif
155
Wu, Josh9d681892012-11-02 00:17:27 +0000156#ifdef CONFIG_SYS_USE_MMC
Bo Shen42aafb32012-07-05 17:21:46 +0000157#define CONFIG_BOOTARGS "mem=128M console=ttyS0,115200 " \
158 "mtdparts=atmel_nand:" \
159 "8M(bootstrap/uboot/kernel)ro,-(rootfs) " \
Wu, Josh9d681892012-11-02 00:17:27 +0000160 "root=/dev/mmcblk0p2 " \
161 "rw rootfstype=ext4 rootwait"
162#else
Bo Shena8fd0632013-02-20 00:16:25 +0000163#define CONFIG_BOOTARGS \
164 "console=ttyS0,115200 earlyprintk " \
165 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
166 "256k(env),256k(env_redundant),256k(spare)," \
167 "512k(dtb),6M(kernel)ro,-(rootfs) " \
168 "rootfstype=ubifs ubi.mtd=7 root=ubi0:rootfs rw"
Wu, Josh9d681892012-11-02 00:17:27 +0000169#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000170
Bo Shen42aafb32012-07-05 17:21:46 +0000171#define CONFIG_SYS_CBSIZE 256
172#define CONFIG_SYS_MAXARGS 16
Bo Shen42aafb32012-07-05 17:21:46 +0000173#define CONFIG_SYS_LONGHELP
174#define CONFIG_CMDLINE_EDITING
175#define CONFIG_AUTO_COMPLETE
Bo Shen42aafb32012-07-05 17:21:46 +0000176
177/*
178 * Size of malloc() pool
179 */
180#define CONFIG_SYS_MALLOC_LEN (512 * 1024 + 0x1000)
181
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800182/* SPL */
183#define CONFIG_SPL_FRAMEWORK
184#define CONFIG_SPL_TEXT_BASE 0x300000
185#define CONFIG_SPL_MAX_SIZE 0x6000
186#define CONFIG_SPL_STACK 0x308000
187
188#define CONFIG_SPL_BSS_START_ADDR 0x20000000
189#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
190#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
191#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
192
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800193#define CONFIG_SYS_MONITOR_LEN (512 << 10)
194
195#define CONFIG_SYS_MASTER_CLOCK 132096000
196#define CONFIG_SYS_AT91_PLLA 0x20c73f03
197#define CONFIG_SYS_MCKR 0x1301
198#define CONFIG_SYS_MCKR_CSS 0x1302
199
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800200#ifdef CONFIG_SYS_USE_MMC
201#define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/arm926ejs/u-boot-spl.lds
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800202#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
203#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800204
205#elif CONFIG_SYS_USE_NANDFLASH
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800206#define CONFIG_SPL_NAND_DRIVERS
207#define CONFIG_SPL_NAND_BASE
208#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
209#define CONFIG_SYS_NAND_5_ADDR_CYCLE
210#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
211#define CONFIG_SYS_NAND_PAGE_COUNT 64
212#define CONFIG_SYS_NAND_OOBSIZE 64
213#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
214#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
215#define CONFIG_SPL_GENERATE_ATMEL_PMECC_HEADER
216
217#elif CONFIG_SYS_USE_SPIFLASH
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800218#define CONFIG_SPL_SPI_LOAD
219#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8400
220
221#endif
222
Bo Shen42aafb32012-07-05 17:21:46 +0000223#endif