blob: 5ab29a14db467f9a5a7b579d63dc697f351b7057 [file] [log] [blame]
Mingkai Hueee86ff2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg2a2857b2017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu83c4ece2017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg2a2857b2017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hueee86ff2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080031#define CONFIG_MP
Mingkai Hueee86ff2015-10-26 19:47:52 +080032#define CONFIG_GICV2
33
Bharat Bhushan882b6322017-03-22 12:06:27 +053034#include <asm/arch/stream_id_lsch2.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080035#include <asm/arch/config.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080036
37/* Link Definitions */
38#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39
Mingkai Hueee86ff2015-10-26 19:47:52 +080040#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hueee86ff2015-10-26 19:47:52 +080041
Mingkai Hueee86ff2015-10-26 19:47:52 +080042#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xief6c83952015-11-23 15:23:48 +080046#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Hueee86ff2015-10-26 19:47:52 +080047
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080048#define CPU_RELEASE_ADDR secondary_boot_func
49
Mingkai Hueee86ff2015-10-26 19:47:52 +080050/* Generic Timer Definitions */
51#define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55
56/* Serial Port */
Mingkai Hueee86ff2015-10-26 19:47:52 +080057#define CONFIG_SYS_NS16550_SERIAL
58#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080059#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hueee86ff2015-10-26 19:47:52 +080060
Mingkai Hueee86ff2015-10-26 19:47:52 +080061#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
62
Gong Qianyuf671f6c2015-10-26 19:47:56 +080063/* SD boot SPL */
64#ifdef CONFIG_SD_BOOT
Gong Qianyuf671f6c2015-10-26 19:47:56 +080065#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuf671f6c2015-10-26 19:47:56 +080066
67#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Guptad6b89202017-04-17 18:07:17 +053068#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080069#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
York Sunf7eed6b2017-09-28 08:42:16 -070072#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuf671f6c2015-10-26 19:47:56 +080074#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sunf7eed6b2017-09-28 08:42:16 -070075#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080076#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptad6b89202017-04-17 18:07:17 +053077
78#ifdef CONFIG_SECURE_BOOT
79#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
80/*
81 * HDR would be appended at end of image and copied to DDR along
82 * with U-Boot image. Here u-boot max. size is 512K. So if binary
83 * size increases then increase this size in case of secure boot as
84 * it uses raw u-boot image instead of fit image.
85 */
86#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87#else
88#define CONFIG_SYS_MONITOR_LEN 0x100000
89#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuf671f6c2015-10-26 19:47:56 +080090#endif
91
Gong Qianyu8168a0f2015-10-26 19:47:53 +080092/* NAND SPL */
93#ifdef CONFIG_NAND_BOOT
94#define CONFIG_SPL_PBL_PAD
Gong Qianyu8168a0f2015-10-26 19:47:53 +080095#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu8168a0f2015-10-26 19:47:53 +080096#define CONFIG_SPL_TEXT_BASE 0x10000000
97#define CONFIG_SPL_MAX_SIZE 0x1a000
98#define CONFIG_SPL_STACK 0x1001d000
99#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
100#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
101#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
102#define CONFIG_SPL_BSS_START_ADDR 0x80100000
103#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
104#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptaba688752017-04-17 18:07:18 +0530105
106#ifdef CONFIG_SECURE_BOOT
107#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
108#endif /* ifdef CONFIG_SECURE_BOOT */
109
110#ifdef CONFIG_U_BOOT_HDR_SIZE
111/*
112 * HDR would be appended at end of image and copied to DDR along
113 * with U-Boot image. Here u-boot max. size is 512K. So if binary
114 * size increases then increase this size in case of secure boot as
115 * it uses raw u-boot image instead of fit image.
116 */
117#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
118#else
119#define CONFIG_SYS_MONITOR_LEN 0x100000
120#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
121
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800122#endif
123
Mingkai Hueee86ff2015-10-26 19:47:52 +0800124/* IFC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530125#ifndef SPL_NO_IFC
Qianyu Gong138a36a2016-01-25 15:16:07 +0800126#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800127#define CONFIG_FSL_IFC
128/*
129 * CONFIG_SYS_FLASH_BASE has the final address (core view)
130 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
131 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
132 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
133 */
134#define CONFIG_SYS_FLASH_BASE 0x60000000
135#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
136#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
137
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900138#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Hueee86ff2015-10-26 19:47:52 +0800139#define CONFIG_FLASH_CFI_DRIVER
140#define CONFIG_SYS_FLASH_CFI
141#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
142#define CONFIG_SYS_FLASH_QUIET_TEST
143#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
144#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800145#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530146#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800147
148/* I2C */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800149#define CONFIG_SYS_I2C
Mingkai Hueee86ff2015-10-26 19:47:52 +0800150
151/* PCIe */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530152#ifndef SPL_NO_PCIE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800153#define CONFIG_PCIE1 /* PCIE controller 1 */
154#define CONFIG_PCIE2 /* PCIE controller 2 */
155#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800156
Mingkai Hueee86ff2015-10-26 19:47:52 +0800157#ifdef CONFIG_PCI
Mingkai Hueee86ff2015-10-26 19:47:52 +0800158#define CONFIG_PCI_SCAN_SHOW
Mingkai Hueee86ff2015-10-26 19:47:52 +0800159#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530160#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800161
162/* Command line configuration */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800163
Yangbo Luda6121b2015-10-26 19:47:55 +0800164/* MMC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530165#ifndef SPL_NO_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800166#ifdef CONFIG_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800167#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Luda6121b2015-10-26 19:47:55 +0800168#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530169#endif
Yangbo Luda6121b2015-10-26 19:47:55 +0800170
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800171/* DSPI */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530172#ifndef SPL_NO_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800173#define CONFIG_FSL_DSPI
174#ifdef CONFIG_FSL_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800175#define CONFIG_DM_SPI_FLASH
176#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
177#define CONFIG_SPI_FLASH_SST /* cs1 */
178#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gong138a36a2016-01-25 15:16:07 +0800179#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800180#define CONFIG_SF_DEFAULT_BUS 1
181#define CONFIG_SF_DEFAULT_CS 0
182#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800183#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530184#endif
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800185
Shaohui Xie04643262015-10-26 19:47:54 +0800186/* FMan ucode */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530187#ifndef SPL_NO_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800188#define CONFIG_SYS_DPAA_FMAN
189#ifdef CONFIG_SYS_DPAA_FMAN
190#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
191
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800192#ifdef CONFIG_NAND_BOOT
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800193/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800194#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800195#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800196#elif defined(CONFIG_SD_BOOT)
197/*
198 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
199 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800200 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800201 */
202#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800203#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800204#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800205#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800206#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800207#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu760df892016-01-25 15:16:06 +0800208#define CONFIG_ENV_SPI_BUS 0
209#define CONFIG_ENV_SPI_CS 0
210#define CONFIG_ENV_SPI_MAX_HZ 1000000
211#define CONFIG_ENV_SPI_MODE 0x03
212#else
Shaohui Xie04643262015-10-26 19:47:54 +0800213#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
214/* FMan fireware Pre-load address */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800215#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800216#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu760df892016-01-25 15:16:06 +0800217#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800218#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
219#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
220#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530221#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800222
Mingkai Hueee86ff2015-10-26 19:47:52 +0800223/* Miscellaneous configurable options */
224#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800225
226#define CONFIG_HWCONFIG
227#define HWCONFIG_BUFFER_SIZE 128
228
Sumit Garg2a2857b2017-03-30 09:52:38 +0530229#ifndef SPL_NO_MISC
Shengzhou Liu9d662542017-06-08 15:59:48 +0800230#ifndef CONFIG_SPL_BUILD
231#define BOOT_TARGET_DEVICES(func) \
232 func(MMC, mmc, 0) \
233 func(USB, usb, 0)
234#include <config_distro_bootcmd.h>
235#endif
236
Mingkai Hueee86ff2015-10-26 19:47:52 +0800237/* Initial environment variables */
238#define CONFIG_EXTRA_ENV_SETTINGS \
239 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hueee86ff2015-10-26 19:47:52 +0800240 "fdt_high=0xffffffffffffffff\0" \
241 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800242 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530243 "kernel_addr=0x61000000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800244 "scriptaddr=0x80000000\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530245 "scripthdraddr=0x80080000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800246 "fdtheader_addr_r=0x80100000\0" \
247 "kernelheader_addr_r=0x80200000\0" \
248 "kernel_addr_r=0x81000000\0" \
249 "fdt_addr_r=0x90000000\0" \
250 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530251 "kernelheader_addr=0x60800000\0" \
Qianyu Gong2758edf2016-03-15 16:35:57 +0800252 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530253 "kernelheader_size=0x40000\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800254 "kernel_addr_sd=0x8000\0" \
255 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530256 "kernelhdr_addr_sd=0x4000\0" \
257 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800258 "console=ttyS0,115200\0" \
York Sunf7eed6b2017-09-28 08:42:16 -0700259 "boot_os=y\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400260 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800261 BOOTENV \
262 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530263 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800264 "scan_dev_for_boot_part=" \
265 "part list ${devtype} ${devnum} devplist; " \
266 "env exists devplist || setenv devplist 1; " \
267 "for distro_bootpart in ${devplist}; do " \
268 "if fstype ${devtype} " \
269 "${devnum}:${distro_bootpart} " \
270 "bootfstype; then " \
271 "run scan_dev_for_boot; " \
272 "fi; " \
273 "done\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530274 "scan_dev_for_boot=" \
275 "echo Scanning ${devtype} " \
276 "${devnum}:${distro_bootpart}...; " \
277 "for prefix in ${boot_prefixes}; do " \
278 "run scan_dev_for_scripts; " \
279 "done;\0" \
280 "boot_a_script=" \
281 "load ${devtype} ${devnum}:${distro_bootpart} " \
282 "${scriptaddr} ${prefix}${script}; " \
283 "env exists secureboot && load ${devtype} " \
284 "${devnum}:${distro_bootpart} " \
285 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
286 "&& esbc_validate ${scripthdraddr};" \
287 "source ${scriptaddr}\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800288 "qspi_bootcmd=echo Trying load from qspi..;" \
289 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530290 "$kernel_addr $kernel_size; env exists secureboot " \
291 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
292 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
293 "bootm $load_addr#$board\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800294 "nor_bootcmd=echo Trying load from nor..;" \
295 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530296 "$kernel_size; env exists secureboot " \
297 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
298 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
299 "bootm $load_addr#$board\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800300 "sd_bootcmd=echo Trying load from SD ..;" \
301 "mmcinfo; mmc read $load_addr " \
302 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530303 "env exists secureboot && mmc read $kernelheader_addr_r " \
304 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
305 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800306 "bootm $load_addr#$board\0"
307
Wenbin Song1738ca72016-07-21 18:55:16 +0800308
Shengzhou Liu9d662542017-06-08 15:59:48 +0800309#undef CONFIG_BOOTCOMMAND
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800310#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530311#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
312 "env exists secureboot && esbc_halt;"
Shengzhou Liu42862752017-11-09 17:57:55 +0800313#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530314#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
315 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800316#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530317#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
318 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800319#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530320#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800321
322/* Monitor Command Prompt */
323#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530324
Mingkai Hueee86ff2015-10-26 19:47:52 +0800325#define CONFIG_SYS_MAXARGS 64 /* max command args */
326
327#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
328
Simon Glass89e0a3a2017-05-17 08:23:10 -0600329#include <asm/arch/soc.h>
330
Mingkai Hueee86ff2015-10-26 19:47:52 +0800331#endif /* __LS1043A_COMMON_H */