blob: f974291eac1f51b70d868685d9bd67350518cac1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05004 */
5
6/*
7 * Corenet DS style board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Shaohui Xie25a2b392011-03-16 10:10:32 +080014#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053015#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080016#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053018#ifdef CONFIG_NAND
19#define CONFIG_RAMBOOT_NAND
20#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053021#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#else
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090025#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080026#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090027#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080028#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090029#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080030#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090031#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080032#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090033#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000034#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080035#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053036#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080037
Liu Gangb4611ee2012-08-09 05:10:03 +000038#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000039/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000040#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
42 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000043#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000044#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050047#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050048
Kumar Galae727a362011-01-12 02:48:53 -060049#ifndef CONFIG_RESET_VECTOR_ADDRESS
50#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
51#endif
52
Kumar Galae1c09492010-07-15 16:49:03 -050053#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080054#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040055#define CONFIG_PCIE1 /* PCIE controller 1 */
56#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050057#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
58#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050059
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_ENV_OVERWRITE
61
Shaohui Xiec6083892011-05-12 18:46:40 +080062#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080063#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
64#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
65#define CONFIG_ENV_SECT_SIZE 0x10000
66#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000067#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080068#define CONFIG_SYS_MMC_ENV_DEV 0
69#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053070#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080071#elif defined(CONFIG_NAND)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080072#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053073#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000074#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000075#define CONFIG_ENV_ADDR 0xffe20000
76#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000077#elif defined(CONFIG_ENV_IS_NOWHERE)
78#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080079#else
Shaohui Xie25a2b392011-03-16 10:10:32 +080080#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +080081#define CONFIG_ENV_SIZE 0x2000
82#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -050083#endif
84
85#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -050086
87/*
88 * These can be toggled for performance analysis, otherwise use default.
89 */
90#define CONFIG_SYS_CACHE_STASHING
91#define CONFIG_BACKSIDE_L2_CACHE
92#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
93#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +000094#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050095#ifdef CONFIG_DDR_ECC
96#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
97#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
98#endif
99
100#define CONFIG_ENABLE_36BIT_PHYS
101
102#ifdef CONFIG_PHYS_64BIT
103#define CONFIG_ADDR_MAP
104#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
105#endif
106
York Sun18acc8b2010-09-28 15:20:36 -0700107#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500108#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0x00400000
Kumar Galae1c09492010-07-15 16:49:03 -0500110
111/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800112 * Config the L3 Cache as L3 SRAM
113 */
114#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
115#ifdef CONFIG_PHYS_64BIT
116#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
117#else
118#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
119#endif
120#define CONFIG_SYS_L3_SIZE (1024 << 10)
121#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
122
Kumar Galae1c09492010-07-15 16:49:03 -0500123#ifdef CONFIG_PHYS_64BIT
124#define CONFIG_SYS_DCSRBAR 0xf0000000
125#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
126#endif
127
128/* EEPROM */
129#define CONFIG_ID_EEPROM
130#define CONFIG_SYS_I2C_EEPROM_NXID
131#define CONFIG_SYS_EEPROM_BUS_NUM 0
132#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
133#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
134
135/*
136 * DDR Setup
137 */
138#define CONFIG_VERY_BIG_RAM
139#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
140#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
141
142#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000143#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500144
145#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500146
Kumar Galae1c09492010-07-15 16:49:03 -0500147#define CONFIG_SYS_SPD_BUS_NUM 1
148#define SPD_EEPROM_ADDRESS1 0x51
149#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000150#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700151#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500152
153/*
154 * Local Bus Definitions
155 */
156
157/* Set the local bus clock 1/8 of platform clock */
158#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
159
160#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
161#ifdef CONFIG_PHYS_64BIT
162#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
163#else
164#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
165#endif
166
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800167#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000168 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800169 | BR_PS_16 | BR_V)
170#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500171 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
172
173#define CONFIG_SYS_BR1_PRELIM \
174 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
175#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
176
Kumar Galae1c09492010-07-15 16:49:03 -0500177#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
178#ifdef CONFIG_PHYS_64BIT
179#define PIXIS_BASE_PHYS 0xfffdf0000ull
180#else
181#define PIXIS_BASE_PHYS PIXIS_BASE
182#endif
183
184#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
185#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
186
187#define PIXIS_LBMAP_SWITCH 7
188#define PIXIS_LBMAP_MASK 0xf0
189#define PIXIS_LBMAP_SHIFT 4
190#define PIXIS_LBMAP_ALTBANK 0x40
191
192#define CONFIG_SYS_FLASH_QUIET_TEST
193#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
194
195#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
196#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
197#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
198#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
199
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200200#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500201
Shaohui Xie25a2b392011-03-16 10:10:32 +0800202#if defined(CONFIG_RAMBOOT_PBL)
203#define CONFIG_SYS_RAMBOOT
204#endif
205
Kumar Galae38209e2011-02-09 02:00:08 +0000206/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000207#ifdef CONFIG_NAND_FSL_ELBC
208#define CONFIG_SYS_NAND_BASE 0xffa00000
209#ifdef CONFIG_PHYS_64BIT
210#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
211#else
212#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
213#endif
214
215#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
216#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000217#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
218
219/* NAND flash config */
220#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
221 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
222 | BR_PS_8 /* Port Size = 8 bit */ \
223 | BR_MS_FCM /* MSEL = FCM */ \
224 | BR_V) /* valid */
225#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
226 | OR_FCM_PGS /* Large Page*/ \
227 | OR_FCM_CSCT \
228 | OR_FCM_CST \
229 | OR_FCM_CHT \
230 | OR_FCM_SCY_1 \
231 | OR_FCM_TRLX \
232 | OR_FCM_EHTR)
233
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800234#ifdef CONFIG_NAND
235#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
236#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
237#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
238#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
239#else
240#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
241#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
242#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
243#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
244#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800245#else
246#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
247#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500248#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000249
Kumar Galae1c09492010-07-15 16:49:03 -0500250#define CONFIG_SYS_FLASH_EMPTY_INFO
251#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
252#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
253
Kumar Galae1c09492010-07-15 16:49:03 -0500254#define CONFIG_HWCONFIG
255
256/* define to use L1 as initial stack */
257#define CONFIG_L1_INIT_RAM
258#define CONFIG_SYS_INIT_RAM_LOCK
259#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
260#ifdef CONFIG_PHYS_64BIT
261#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
262#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
263/* The assembler doesn't like typecast */
264#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
265 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
266 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
267#else
268#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
269#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
270#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
271#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200272#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500273
Wolfgang Denk0191e472010-10-26 14:34:52 +0200274#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500275#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
276
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530277#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500278#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
279
280/* Serial Port - controlled on board with jumper J8
281 * open - index 2
282 * shorted - index 1
283 */
Kumar Galae1c09492010-07-15 16:49:03 -0500284#define CONFIG_SYS_NS16550_SERIAL
285#define CONFIG_SYS_NS16550_REG_SIZE 1
286#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
287
288#define CONFIG_SYS_BAUDRATE_TABLE \
289 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
290
291#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
292#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
293#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
294#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
295
Kumar Galae1c09492010-07-15 16:49:03 -0500296/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200297#define CONFIG_SYS_I2C
298#define CONFIG_SYS_I2C_FSL
299#define CONFIG_SYS_FSL_I2C_SPEED 400000
300#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
301#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
302#define CONFIG_SYS_FSL_I2C2_SPEED 400000
303#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
304#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500305
306/*
307 * RapidIO
308 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600309#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500310#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600311#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500312#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600313#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500314#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600315#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500316
Kumar Gala8975d7a2010-12-30 12:09:53 -0600317#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500318#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600319#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500320#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600321#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500322#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600323#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500324
325/*
Liu Gang4cc85322012-03-08 00:33:17 +0000326 * for slave u-boot IMAGE instored in master memory space,
327 * PHYS must be aligned based on the SIZE
328 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800329#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
330#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
331#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
332#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000333/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000334 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000335 * PHYS must be aligned based on the SIZE
336 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800337#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000338#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
339#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000340
Liu Gangf420aa92012-03-08 00:33:21 +0000341/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000342#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
343#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000344
345/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000346 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000347 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000348#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
349#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
350#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
351 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000352#endif
353
354/*
Shaohui Xie58649792011-05-12 18:46:14 +0800355 * eSPI - Enhanced SPI
356 */
Shaohui Xie58649792011-05-12 18:46:14 +0800357
358/*
Kumar Galae1c09492010-07-15 16:49:03 -0500359 * General PCI
360 * Memory space is mapped 1-1, but I/O space must start from 0.
361 */
362
363/* controller 1, direct to uli, tgtid 3, Base address 20000 */
364#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
365#ifdef CONFIG_PHYS_64BIT
366#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
367#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
368#else
369#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
370#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
371#endif
372#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
373#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
374#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
375#ifdef CONFIG_PHYS_64BIT
376#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
377#else
378#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
379#endif
380#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
381
382/* controller 2, Slot 2, tgtid 2, Base address 201000 */
383#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
384#ifdef CONFIG_PHYS_64BIT
385#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
386#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
387#else
388#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
389#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
390#endif
391#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
392#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
393#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
394#ifdef CONFIG_PHYS_64BIT
395#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
396#else
397#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
398#endif
399#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
400
401/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000402#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500403#ifdef CONFIG_PHYS_64BIT
404#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
405#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
406#else
407#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
408#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
409#endif
410#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
411#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
412#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
413#ifdef CONFIG_PHYS_64BIT
414#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
415#else
416#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
417#endif
418#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
419
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500420/* controller 4, Base address 203000 */
421#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
422#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
423#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
424#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
425#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
426#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
427
Kumar Galae1c09492010-07-15 16:49:03 -0500428/* Qman/Bman */
429#define CONFIG_SYS_BMAN_NUM_PORTALS 10
430#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
431#ifdef CONFIG_PHYS_64BIT
432#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
433#else
434#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
435#endif
436#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500437#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
438#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
439#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
440#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
441#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
442 CONFIG_SYS_BMAN_CENA_SIZE)
443#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
444#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500445#define CONFIG_SYS_QMAN_NUM_PORTALS 10
446#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
447#ifdef CONFIG_PHYS_64BIT
448#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
449#else
450#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
451#endif
452#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500453#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
454#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
455#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
456#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
457#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
458 CONFIG_SYS_QMAN_CENA_SIZE)
459#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
460#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500461
462#define CONFIG_SYS_DPAA_FMAN
463#define CONFIG_SYS_DPAA_PME
464/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500465#if defined(CONFIG_SPIFLASH)
466/*
467 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
468 * env, so we got 0x110000.
469 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600470#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800471#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500472#elif defined(CONFIG_SDCARD)
473/*
474 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530475 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
476 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500477 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600478#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800479#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500480#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600481#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800482#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000483#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000484/*
485 * Slave has no ucode locally, it can fetch this from remote. When implementing
486 * in two corenet boards, slave's ucode could be stored in master's memory
487 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000488 * slave SRIO or PCIE outbound window->master inbound window->
489 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000490 */
491#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800492#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500493#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600494#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800495#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500496#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600497#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
498#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500499
500#ifdef CONFIG_SYS_DPAA_FMAN
501#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500502#define CONFIG_PHYLIB_10G
503#define CONFIG_PHY_VITESSE
504#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500505#endif
506
507#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000508#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500509
Kumar Galae1c09492010-07-15 16:49:03 -0500510#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500511#endif /* CONFIG_PCI */
512
513/* SATA */
514#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500515#define CONFIG_SYS_SATA_MAX_DEVICE 2
516#define CONFIG_SATA1
517#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
518#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
519#define CONFIG_SATA2
520#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
521#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
522
523#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500524#endif
525
526#ifdef CONFIG_FMAN_ENET
527#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
528#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
529#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
530#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
531#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
532
Kumar Galae1c09492010-07-15 16:49:03 -0500533#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
534#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
535#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
536#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
537#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500538
539#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500540#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500541#endif
542
543/*
544 * Environment
545 */
Kumar Galae1c09492010-07-15 16:49:03 -0500546#define CONFIG_LOADS_ECHO /* echo on for serial download */
547#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
548
549/*
Kumar Galae1c09492010-07-15 16:49:03 -0500550* USB
551*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000552#define CONFIG_HAS_FSL_DR_USB
553#define CONFIG_HAS_FSL_MPH_USB
554
555#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500556#define CONFIG_USB_EHCI_FSL
557#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000558#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500559
Kumar Galae1c09492010-07-15 16:49:03 -0500560#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500561#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
562#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500563#endif
564
565/*
566 * Miscellaneous configurable options
567 */
Kumar Galae1c09492010-07-15 16:49:03 -0500568#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500569
570/*
571 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500572 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500573 * the maximum mapped by the Linux kernel during initialization.
574 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500575#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
576#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500577
Kumar Galae1c09492010-07-15 16:49:03 -0500578#ifdef CONFIG_CMD_KGDB
579#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500580#endif
581
582/*
583 * Environment Configuration
584 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000585#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000586#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500587#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
588
589/* default location for tftp and bootm */
590#define CONFIG_LOADADDR 1000000
591
York Sund1bb6022016-11-18 11:26:09 -0800592#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000593#define __USB_PHY_TYPE ulpi
594#else
595#define __USB_PHY_TYPE utmi
596#endif
597
Kumar Galae1c09492010-07-15 16:49:03 -0500598#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500599 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000600 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530601 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
602 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500603 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200604 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
605 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500606 "tftpflash=tftpboot $loadaddr $uboot && " \
607 "protect off $ubootaddr +$filesize && " \
608 "erase $ubootaddr +$filesize && " \
609 "cp.b $loadaddr $ubootaddr $filesize && " \
610 "protect on $ubootaddr +$filesize && " \
611 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500612 "consoledev=ttyS0\0" \
613 "ramdiskaddr=2000000\0" \
614 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500615 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500616 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500617 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500618
619#define CONFIG_HDBOOT \
620 "setenv bootargs root=/dev/$bdev rw " \
621 "console=$consoledev,$baudrate $othbootargs;" \
622 "tftp $loadaddr $bootfile;" \
623 "tftp $fdtaddr $fdtfile;" \
624 "bootm $loadaddr - $fdtaddr"
625
626#define CONFIG_NFSBOOTCOMMAND \
627 "setenv bootargs root=/dev/nfs rw " \
628 "nfsroot=$serverip:$rootpath " \
629 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $loadaddr $bootfile;" \
632 "tftp $fdtaddr $fdtfile;" \
633 "bootm $loadaddr - $fdtaddr"
634
635#define CONFIG_RAMBOOTCOMMAND \
636 "setenv bootargs root=/dev/ram rw " \
637 "console=$consoledev,$baudrate $othbootargs;" \
638 "tftp $ramdiskaddr $ramdiskfile;" \
639 "tftp $loadaddr $bootfile;" \
640 "tftp $fdtaddr $fdtfile;" \
641 "bootm $loadaddr $ramdiskaddr $fdtaddr"
642
643#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
644
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000645#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000646
Kumar Galae1c09492010-07-15 16:49:03 -0500647#endif /* __CONFIG_H */