blob: c94757b9a2c6b0ac86eb2406f529535fa4dfce82 [file] [log] [blame]
Marek Vasut0e8e9892021-04-26 22:04:11 +02001/* SPDX-License-Identifier: GPL-2.0
2 *
Marek Vasut3066a062017-09-15 21:13:55 +02003 * SuperH Pin Function Controller Support
4 *
5 * Copyright (c) 2008 Magnus Damm
Marek Vasut3066a062017-09-15 21:13:55 +02006 */
7
8#ifndef __SH_PFC_H
9#define __SH_PFC_H
10
11#include <linux/stringify.h>
12
13enum {
14 PINMUX_TYPE_NONE,
15 PINMUX_TYPE_FUNCTION,
16 PINMUX_TYPE_GPIO,
17 PINMUX_TYPE_OUTPUT,
18 PINMUX_TYPE_INPUT,
19};
20
Marek Vasut0e8e9892021-04-26 22:04:11 +020021#define SH_PFC_PIN_NONE U16_MAX
22
Marek Vasut3066a062017-09-15 21:13:55 +020023#define SH_PFC_PIN_CFG_INPUT (1 << 0)
24#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
25#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
26#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Marek Vasut0e8e9892021-04-26 22:04:11 +020027#define SH_PFC_PIN_CFG_PULL_UP_DOWN (SH_PFC_PIN_CFG_PULL_UP | \
28 SH_PFC_PIN_CFG_PULL_DOWN)
Marek Vasut3066a062017-09-15 21:13:55 +020029#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
30#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Marek Vasut0e8e9892021-04-26 22:04:11 +020031
32#define SH_PFC_PIN_VOLTAGE_18_33 (0 << 6)
33#define SH_PFC_PIN_VOLTAGE_25_33 (1 << 6)
34
35#define SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 (SH_PFC_PIN_CFG_IO_VOLTAGE | \
36 SH_PFC_PIN_VOLTAGE_18_33)
37#define SH_PFC_PIN_CFG_IO_VOLTAGE_25_33 (SH_PFC_PIN_CFG_IO_VOLTAGE | \
38 SH_PFC_PIN_VOLTAGE_25_33)
39
Marek Vasut3066a062017-09-15 21:13:55 +020040#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
41
42struct sh_pfc_pin {
Marek Vasut3066a062017-09-15 21:13:55 +020043 const char *name;
44 unsigned int configs;
Marek Vasut0e8e9892021-04-26 22:04:11 +020045 u16 pin;
46 u16 enum_id;
Marek Vasut3066a062017-09-15 21:13:55 +020047};
48
Marek Vasuteb13e0f2018-06-10 16:05:48 +020049#define SH_PFC_PIN_GROUP_ALIAS(alias, n) \
Marek Vasut3066a062017-09-15 21:13:55 +020050 { \
Marek Vasuteb13e0f2018-06-10 16:05:48 +020051 .name = #alias, \
Marek Vasut3066a062017-09-15 21:13:55 +020052 .pins = n##_pins, \
53 .mux = n##_mux, \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +020054 .nr_pins = ARRAY_SIZE(n##_pins) + \
55 BUILD_BUG_ON_ZERO(sizeof(n##_pins) != sizeof(n##_mux)), \
Marek Vasut3066a062017-09-15 21:13:55 +020056 }
Marek Vasuteb13e0f2018-06-10 16:05:48 +020057#define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n)
Marek Vasut3066a062017-09-15 21:13:55 +020058
59struct sh_pfc_pin_group {
60 const char *name;
61 const unsigned int *pins;
62 const unsigned int *mux;
63 unsigned int nr_pins;
64};
65
66/*
Marek Vasut72269e02019-03-04 01:32:44 +010067 * Using union vin_data{,12,16} saves memory occupied by the VIN data pins.
68 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
69 * in this case. It accepts an optional 'version' argument used when the
70 * same group can appear on a different set of pins.
Marek Vasut3066a062017-09-15 21:13:55 +020071 */
Marek Vasut72269e02019-03-04 01:32:44 +010072#define VIN_DATA_PIN_GROUP(n, s, ...) \
73 { \
74 .name = #n#s#__VA_ARGS__, \
75 .pins = n##__VA_ARGS__##_pins.data##s, \
76 .mux = n##__VA_ARGS__##_mux.data##s, \
77 .nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s), \
Marek Vasut3066a062017-09-15 21:13:55 +020078 }
79
Marek Vasut88e81ec2019-03-04 22:39:51 +010080union vin_data12 {
81 unsigned int data12[12];
82 unsigned int data10[10];
83 unsigned int data8[8];
84};
85
Marek Vasut72269e02019-03-04 01:32:44 +010086union vin_data16 {
87 unsigned int data16[16];
88 unsigned int data12[12];
89 unsigned int data10[10];
90 unsigned int data8[8];
91};
92
Marek Vasut3066a062017-09-15 21:13:55 +020093union vin_data {
94 unsigned int data24[24];
95 unsigned int data20[20];
96 unsigned int data16[16];
97 unsigned int data12[12];
98 unsigned int data10[10];
99 unsigned int data8[8];
100 unsigned int data4[4];
101};
102
103#define SH_PFC_FUNCTION(n) \
104 { \
105 .name = #n, \
106 .groups = n##_groups, \
107 .nr_groups = ARRAY_SIZE(n##_groups), \
108 }
109
110struct sh_pfc_function {
111 const char *name;
112 const char * const *groups;
113 unsigned int nr_groups;
114};
115
116struct pinmux_func {
117 u16 enum_id;
118 const char *name;
119};
120
121struct pinmux_cfg_reg {
122 u32 reg;
123 u8 reg_width, field_width;
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200124#ifdef DEBUG
125 u16 nr_enum_ids; /* for variable width regs only */
126#define SET_NR_ENUM_IDS(n) .nr_enum_ids = n,
127#else
128#define SET_NR_ENUM_IDS(n)
129#endif
Marek Vasut3066a062017-09-15 21:13:55 +0200130 const u16 *enum_ids;
131 const u8 *var_field_width;
132};
133
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200134#define GROUP(...) __VA_ARGS__
135
Marek Vasut3066a062017-09-15 21:13:55 +0200136/*
137 * Describe a config register consisting of several fields of the same width
138 * - name: Register name (unused, for documentation purposes only)
139 * - r: Physical register address
140 * - r_width: Width of the register (in bits)
141 * - f_width: Width of the fixed-width register fields (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200142 * - ids: For each register field (from left to right, i.e. MSB to LSB),
143 * 2^f_width enum IDs must be specified, one for each possible
144 * combination of the register field bit values, all wrapped using
145 * the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200146 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200147#define PINMUX_CFG_REG(name, r, r_width, f_width, ids) \
148 .reg = r, .reg_width = r_width, \
149 .field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) + \
150 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
151 (r_width / f_width) * (1 << f_width)), \
152 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)]) \
153 { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200154
155/*
156 * Describe a config register consisting of several fields of different widths
157 * - name: Register name (unused, for documentation purposes only)
158 * - r: Physical register address
159 * - r_width: Width of the register (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200160 * - f_widths: List of widths of the register fields (in bits), from left
161 * to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
162 * - ids: For each register field (from left to right, i.e. MSB to LSB),
163 * 2^f_widths[i] enum IDs must be specified, one for each possible
164 * combination of the register field bit values, all wrapped using
165 * the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200166 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200167#define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids) \
168 .reg = r, .reg_width = r_width, \
169 .var_field_width = (const u8 []) { f_widths, 0 }, \
170 SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16)) \
171 .enum_ids = (const u16 []) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200172
173struct pinmux_drive_reg_field {
174 u16 pin;
175 u8 offset;
176 u8 size;
177};
178
179struct pinmux_drive_reg {
180 u32 reg;
181 const struct pinmux_drive_reg_field fields[8];
182};
183
184#define PINMUX_DRIVE_REG(name, r) \
185 .reg = r, \
186 .fields =
187
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200188struct pinmux_bias_reg {
189 u32 puen; /* Pull-enable or pull-up control register */
190 u32 pud; /* Pull-up/down control register (optional) */
191 const u16 pins[32];
192};
193
194#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
195 .puen = r1, \
196 .pud = r2, \
197 .pins =
198
199struct pinmux_ioctrl_reg {
200 u32 reg;
201};
202
Marek Vasut3066a062017-09-15 21:13:55 +0200203struct pinmux_data_reg {
204 u32 reg;
205 u8 reg_width;
206 const u16 *enum_ids;
207};
208
209/*
210 * Describe a data register
211 * - name: Register name (unused, for documentation purposes only)
212 * - r: Physical register address
213 * - r_width: Width of the register (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200214 * - ids: For each register bit (from left to right, i.e. MSB to LSB), one
215 * enum ID must be specified, all wrapped using the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200216 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200217#define PINMUX_DATA_REG(name, r, r_width, ids) \
218 .reg = r, .reg_width = r_width + \
219 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
220 r_width), \
221 .enum_ids = (const u16 [r_width]) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200222
223struct pinmux_irq {
224 const short *gpios;
225};
226
227/*
228 * Describe the mapping from GPIOs to a single IRQ
229 * - ids...: List of GPIOs that are mapped to the same IRQ
230 */
231#define PINMUX_IRQ(ids...) \
232 { .gpios = (const short []) { ids, -1 } }
233
234struct pinmux_range {
235 u16 begin;
236 u16 end;
237 u16 force;
238};
239
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200240struct sh_pfc_window {
241 phys_addr_t phys;
242 void __iomem *virt;
243 unsigned long size;
Marek Vasut3066a062017-09-15 21:13:55 +0200244};
245
246struct sh_pfc_pin_range;
247
248struct sh_pfc {
249 struct device *dev;
250 const struct sh_pfc_soc_info *info;
251
252 void *regs;
253
254 struct sh_pfc_pin_range *ranges;
255 unsigned int nr_ranges;
256
257 unsigned int nr_gpio_pins;
258
259 struct sh_pfc_chip *gpio;
260};
261
262struct sh_pfc_soc_operations {
263 int (*init)(struct sh_pfc *pfc);
264 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
265 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
266 unsigned int bias);
267 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
268};
269
270struct sh_pfc_soc_info {
271 const char *name;
272 const struct sh_pfc_soc_operations *ops;
273
274 struct pinmux_range input;
275 struct pinmux_range output;
276 struct pinmux_range function;
277
278 const struct sh_pfc_pin *pins;
279 unsigned int nr_pins;
280 const struct sh_pfc_pin_group *groups;
281 unsigned int nr_groups;
282 const struct sh_pfc_function *functions;
283 unsigned int nr_functions;
284
285 const struct pinmux_cfg_reg *cfg_regs;
286 const struct pinmux_drive_reg *drive_regs;
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200287 const struct pinmux_bias_reg *bias_regs;
288 const struct pinmux_ioctrl_reg *ioctrl_regs;
Marek Vasut3066a062017-09-15 21:13:55 +0200289 const struct pinmux_data_reg *data_regs;
290
291 const u16 *pinmux_data;
292 unsigned int pinmux_data_size;
293
294 const struct pinmux_irq *gpio_irq;
295 unsigned int gpio_irq_size;
296
Marek Vasut651d5a72021-04-27 22:03:38 +0200297 u32 unlock_reg; /* can be literal address or mask */
Marek Vasut3066a062017-09-15 21:13:55 +0200298};
299
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200300u32 sh_pfc_read(struct sh_pfc *pfc, u32 reg);
301void sh_pfc_write(struct sh_pfc *pfc, u32 reg, u32 data);
302const struct pinmux_bias_reg *
303sh_pfc_pin_to_bias_reg(const struct sh_pfc *pfc, unsigned int pin,
304 unsigned int *bit);
Marek Vasut3066a062017-09-15 21:13:55 +0200305
Adam Ford96980fb2020-06-30 09:30:09 -0500306extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
Biju Dasd1d78882020-10-28 10:34:21 +0000307extern const struct sh_pfc_soc_info r8a774b1_pinmux_info;
Lad Prabhakar53b88b92021-03-15 22:24:04 +0000308extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
Biju Das121bd002020-10-28 10:34:22 +0000309extern const struct sh_pfc_soc_info r8a774e1_pinmux_info;
Marek Vasutc40f2d62018-01-17 22:18:59 +0100310extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
Marek Vasut06ef9e82018-01-17 17:14:45 +0100311extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Marek Vasut1ef39302018-01-17 22:29:50 +0100312extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Marek Vasut06ef9e82018-01-17 17:14:45 +0100313extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
Marek Vasut4dd88d52018-01-17 22:33:59 +0100314extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
Marek Vasut3066a062017-09-15 21:13:55 +0200315extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
316extern const struct sh_pfc_soc_info r8a7796_pinmux_info;
Marek Vasut72269e02019-03-04 01:32:44 +0100317extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Marek Vasuta0e11e52017-10-09 20:57:29 +0200318extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Marek Vasuta6a7f482019-07-29 19:59:44 +0200319extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Marek Vasut68a77042018-04-26 13:09:20 +0200320extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Marek Vasut7d35e642017-10-08 20:57:37 +0200321extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Marek Vasut4dbc6532021-04-27 01:55:54 +0200322extern const struct sh_pfc_soc_info r8a779a0_pinmux_info;
Marek Vasut88e81ec2019-03-04 22:39:51 +0100323
Marek Vasut3066a062017-09-15 21:13:55 +0200324/* -----------------------------------------------------------------------------
325 * Helper macros to create pin and port lists
326 */
327
328/*
329 * sh_pfc_soc_info pinmux_data array macros
330 */
331
332/*
333 * Describe generic pinmux data
334 * - data_or_mark: *_DATA or *_MARK enum ID
335 * - ids...: List of enum IDs to associate with data_or_mark
336 */
337#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
338
339/*
340 * Describe a pinmux configuration without GPIO function that needs
341 * configuration in a Peripheral Function Select Register (IPSR)
342 * - ipsr: IPSR field (unused, for documentation purposes only)
343 * - fn: Function name, referring to a field in the IPSR
344 */
345#define PINMUX_IPSR_NOGP(ipsr, fn) \
346 PINMUX_DATA(fn##_MARK, FN_##fn)
347
348/*
349 * Describe a pinmux configuration with GPIO function that needs configuration
350 * in both a Peripheral Function Select Register (IPSR) and in a
351 * GPIO/Peripheral Function Select Register (GPSR)
352 * - ipsr: IPSR field
353 * - fn: Function name, also referring to the IPSR field
354 */
355#define PINMUX_IPSR_GPSR(ipsr, fn) \
356 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
357
358/*
359 * Describe a pinmux configuration without GPIO function that needs
360 * configuration in a Peripheral Function Select Register (IPSR), and where the
361 * pinmux function has a representation in a Module Select Register (MOD_SEL).
362 * - ipsr: IPSR field (unused, for documentation purposes only)
363 * - fn: Function name, also referring to the IPSR field
364 * - msel: Module selector
365 */
366#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
367 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
368
369/*
370 * Describe a pinmux configuration with GPIO function where the pinmux function
371 * has no representation in a Peripheral Function Select Register (IPSR), but
372 * instead solely depends on a group selection.
373 * - gpsr: GPSR field
374 * - fn: Function name, also referring to the GPSR field
375 * - gsel: Group selector
376 */
377#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
378 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
379
380/*
381 * Describe a pinmux configuration with GPIO function that needs configuration
382 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
383 * Function Select Register (GPSR), and where the pinmux function has a
384 * representation in a Module Select Register (MOD_SEL).
385 * - ipsr: IPSR field
386 * - fn: Function name, also referring to the IPSR field
387 * - msel: Module selector
388 */
389#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
390 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
391
392/*
Marek Vasut88e81ec2019-03-04 22:39:51 +0100393 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
394 * an additional select register that controls physical multiplexing
395 * with another pin.
396 * - ipsr: IPSR field
397 * - fn: Function name, also referring to the IPSR field
398 * - psel: Physical multiplexing selector
399 * - msel: Module selector
400 */
401#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
402 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
403
404/*
405 * Describe a pinmux configuration in which a pin is physically multiplexed
406 * with other pins.
Marek Vasut0e8e9892021-04-26 22:04:11 +0200407 * - ipsr: IPSR field
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200408 * - fn: Function name
Marek Vasut88e81ec2019-03-04 22:39:51 +0100409 * - psel: Physical multiplexing selector
410 */
411#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200412 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##ipsr)
Marek Vasut88e81ec2019-03-04 22:39:51 +0100413
414/*
Marek Vasut3066a062017-09-15 21:13:55 +0200415 * Describe a pinmux configuration for a single-function pin with GPIO
416 * capability.
417 * - fn: Function name
418 */
419#define PINMUX_SINGLE(fn) \
420 PINMUX_DATA(fn##_MARK, FN_##fn)
421
422/*
423 * GP port style (32 ports banks)
424 */
425
426#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
427 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
428#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
429
Marek Vasut0e8e9892021-04-26 22:04:11 +0200430#define PORT_GP_CFG_2(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200431 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200432 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg)
433#define PORT_GP_2(bank, fn, sfx) PORT_GP_CFG_2(bank, fn, sfx, 0)
434
435#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
436 PORT_GP_CFG_2(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200437 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
438 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
439#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
440
Marek Vasuta0e11e52017-10-09 20:57:29 +0200441#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
442 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200443 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
444 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
Marek Vasuta0e11e52017-10-09 20:57:29 +0200445#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
446
Marek Vasut3066a062017-09-15 21:13:55 +0200447#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200448 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200449 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
450 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
451#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
452
453#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
454 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
455 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
456#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
457
458#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
459 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
460 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
461#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
462
Takeshi Kihara3b0548a2018-03-07 15:26:12 +0900463#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200464 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Marek Vasut88e81ec2019-03-04 22:39:51 +0100465 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
Takeshi Kihara3b0548a2018-03-07 15:26:12 +0900466#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
467
468#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
Marek Vasut88e81ec2019-03-04 22:39:51 +0100469 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200470 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
471#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
472
473#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
474 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
475 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
476 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
477#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
478
479#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
480 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
481 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
482#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
483
484#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
485 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
486 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
487#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
488
489#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
490 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
491 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
492#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
493
494#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
495 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
496 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
497#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
498
499#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
500 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
501 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
502 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
503#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
504
505#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
506 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
507 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
508#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
509
Marek Vasuta0e11e52017-10-09 20:57:29 +0200510#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200511 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
512 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
Marek Vasuta0e11e52017-10-09 20:57:29 +0200513#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
514
Marek Vasut3066a062017-09-15 21:13:55 +0200515#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200516 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200517 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
518#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
519
520#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
521 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
522 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
523#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
524
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200525#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200526 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200527 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
528#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
529
530#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
531 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200532 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
533#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
534
Marek Vasut0e8e9892021-04-26 22:04:11 +0200535#define PORT_GP_CFG_27(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200536 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200537 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg)
538#define PORT_GP_27(bank, fn, sfx) PORT_GP_CFG_27(bank, fn, sfx, 0)
539
540#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
541 PORT_GP_CFG_27(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200542 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
543#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
544
545#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
546 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
547 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
548#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
549
550#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
551 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
552 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
553#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
554
Marek Vasut0e8e9892021-04-26 22:04:11 +0200555#define PORT_GP_CFG_31(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200556 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200557 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg)
558#define PORT_GP_31(bank, fn, sfx) PORT_GP_CFG_31(bank, fn, sfx, 0)
559
560#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
561 PORT_GP_CFG_31(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200562 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
563#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
564
565#define PORT_GP_32_REV(bank, fn, sfx) \
566 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
567 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
568 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
569 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
570 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
571 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
572 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
573 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
574 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
575 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
576 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
577 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
578 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
579 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
580 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
581 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
582
583/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
584#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Marek Vasut0e8e9892021-04-26 22:04:11 +0200585#define GP_ALL(str) CPU_ALL_GP(_GP_ALL, str)
Marek Vasut3066a062017-09-15 21:13:55 +0200586
587/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
588#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
589 { \
590 .pin = (bank * 32) + _pin, \
591 .name = __stringify(_name), \
592 .enum_id = _name##_DATA, \
593 .configs = cfg, \
594 }
Marek Vasut0e8e9892021-04-26 22:04:11 +0200595#define PINMUX_GPIO_GP_ALL() CPU_ALL_GP(_GP_GPIO, unused)
Marek Vasut3066a062017-09-15 21:13:55 +0200596
597/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
598#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Marek Vasut0e8e9892021-04-26 22:04:11 +0200599#define PINMUX_DATA_GP_ALL() CPU_ALL_GP(_GP_DATA, unused)
Marek Vasut3066a062017-09-15 21:13:55 +0200600
601/*
Marek Vasut0e8e9892021-04-26 22:04:11 +0200602 * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin
603 *
604 * The largest GP pin index is obtained by taking the size of a union,
605 * containing one array per GP pin, sized by the corresponding pin index.
606 * As the fields in the CPU_ALL_GP() macro definition are separated by commas,
607 * while the members of a union must be terminated by semicolons, the commas
608 * are absorbed by wrapping them inside dummy attributes.
609 */
610#define _GP_ENTRY(bank, pin, name, sfx, cfg) \
611 deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated
612#define GP_ASSIGN_LAST() \
613 GP_LAST = sizeof(union { \
614 char dummy[0] __attribute__((deprecated, \
615 CPU_ALL_GP(_GP_ENTRY, unused), \
616 deprecated)); \
617 })
618
619/*
Marek Vasut3066a062017-09-15 21:13:55 +0200620 * PORT style (linear pin space)
621 */
622
623#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
624
625#define PORT_10(pn, fn, pfx, sfx) \
626 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
627 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
628 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
629 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
630 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
631
632#define PORT_90(pn, fn, pfx, sfx) \
633 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
634 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
635 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
636 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
637 PORT_10(pn+90, fn, pfx##9, sfx)
638
639/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
640#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
641#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
642
643/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
644#define PINMUX_GPIO(_pin) \
645 [GPIO_##_pin] = { \
646 .pin = (u16)-1, \
647 .name = __stringify(GPIO_##_pin), \
648 .enum_id = _pin##_DATA, \
649 }
650
651/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
652#define SH_PFC_PIN_CFG(_pin, cfgs) \
653 { \
654 .pin = _pin, \
655 .name = __stringify(PORT##_pin), \
656 .enum_id = PORT##_pin##_DATA, \
657 .configs = cfgs, \
658 }
659
Marek Vasut3066a062017-09-15 21:13:55 +0200660/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
661 * PORT_name_OUT, PORT_name_IN marks
662 */
663#define _PORT_DATA(pn, pfx, sfx) \
664 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
665 PORT##pfx##_OUT, PORT##pfx##_IN)
666#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
667
Marek Vasut0e8e9892021-04-26 22:04:11 +0200668/*
669 * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin
670 *
671 * The largest PORT pin index is obtained by taking the size of a union,
672 * containing one array per PORT pin, sized by the corresponding pin index.
673 * As the fields in the CPU_ALL_PORT() macro definition are separated by
674 * commas, while the members of a union must be terminated by semicolons, the
675 * commas are absorbed by wrapping them inside dummy attributes.
676 */
677#define _PORT_ENTRY(pn, pfx, sfx) \
678 deprecated)); char pfx[pn] __attribute__((deprecated
679#define PORT_ASSIGN_LAST() \
680 PORT_LAST = sizeof(union { \
681 char dummy[0] __attribute__((deprecated, \
682 CPU_ALL_PORT(_PORT_ENTRY, PORT, unused), \
683 deprecated)); \
684 })
685
Marek Vasut3066a062017-09-15 21:13:55 +0200686/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
687#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
688 [gpio - (base)] = { \
689 .name = __stringify(gpio), \
690 .enum_id = data_or_mark, \
691 }
692#define GPIO_FN(str) \
693 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
694
695/*
Marek Vasut0e8e9892021-04-26 22:04:11 +0200696 * Pins not associated with a GPIO port
697 */
698
699#define PIN_NOGP_CFG(pin, name, fn, cfg) fn(pin, name, cfg)
700#define PIN_NOGP(pin, name, fn) fn(pin, name, 0)
701
702/* NOGP_ALL - Expand to a list of PIN_id */
703#define _NOGP_ALL(pin, name, cfg) PIN_##pin
704#define NOGP_ALL() CPU_ALL_NOGP(_NOGP_ALL)
705
706/* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */
707#define _NOGP_PINMUX(_pin, _name, cfg) \
708 { \
709 .pin = PIN_##_pin, \
710 .name = "PIN_" _name, \
711 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfg, \
712 }
713#define PINMUX_NOGP_ALL() CPU_ALL_NOGP(_NOGP_PINMUX)
714
715/*
Marek Vasut3066a062017-09-15 21:13:55 +0200716 * PORTnCR helper macro for SH-Mobile/R-Mobile
717 */
718#define PORTCR(nr, reg) \
719 { \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200720 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, \
721 GROUP(2, 2, 1, 3), \
722 GROUP( \
Marek Vasut3066a062017-09-15 21:13:55 +0200723 /* PULMD[1:0], handled by .set_bias() */ \
724 0, 0, 0, 0, \
725 /* IE and OE */ \
726 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
727 /* SEC, not supported */ \
728 0, 0, \
729 /* PTMD[2:0] */ \
730 PORT##nr##_FN0, PORT##nr##_FN1, \
731 PORT##nr##_FN2, PORT##nr##_FN3, \
732 PORT##nr##_FN4, PORT##nr##_FN5, \
733 PORT##nr##_FN6, PORT##nr##_FN7 \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200734 )) \
Marek Vasut3066a062017-09-15 21:13:55 +0200735 }
736
737/*
738 * GPIO number helper macro for R-Car
739 */
740#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
741
Simon Glassc06c1be2020-05-10 11:40:08 -0600742#include <linux/bug.h>
Marek Vasut3066a062017-09-15 21:13:55 +0200743#endif /* __SH_PFC_H */