blob: 1cfb881e586aadb8aa6a78c02baa14078557e528 [file] [log] [blame]
Marek Vasut3066a062017-09-15 21:13:55 +02001/*
2 * SuperH Pin Function Controller Support
3 *
4 * Copyright (c) 2008 Magnus Damm
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#ifndef __SH_PFC_H
12#define __SH_PFC_H
13
14#include <linux/stringify.h>
15
16enum {
17 PINMUX_TYPE_NONE,
18 PINMUX_TYPE_FUNCTION,
19 PINMUX_TYPE_GPIO,
20 PINMUX_TYPE_OUTPUT,
21 PINMUX_TYPE_INPUT,
22};
23
24#define SH_PFC_PIN_CFG_INPUT (1 << 0)
25#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
26#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
27#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
28#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
29#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
30#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
31
32struct sh_pfc_pin {
33 u16 pin;
34 u16 enum_id;
35 const char *name;
36 unsigned int configs;
37};
38
Marek Vasuteb13e0f2018-06-10 16:05:48 +020039#define SH_PFC_PIN_GROUP_ALIAS(alias, n) \
Marek Vasut3066a062017-09-15 21:13:55 +020040 { \
Marek Vasuteb13e0f2018-06-10 16:05:48 +020041 .name = #alias, \
Marek Vasut3066a062017-09-15 21:13:55 +020042 .pins = n##_pins, \
43 .mux = n##_mux, \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +020044 .nr_pins = ARRAY_SIZE(n##_pins) + \
45 BUILD_BUG_ON_ZERO(sizeof(n##_pins) != sizeof(n##_mux)), \
Marek Vasut3066a062017-09-15 21:13:55 +020046 }
Marek Vasuteb13e0f2018-06-10 16:05:48 +020047#define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n)
Marek Vasut3066a062017-09-15 21:13:55 +020048
49struct sh_pfc_pin_group {
50 const char *name;
51 const unsigned int *pins;
52 const unsigned int *mux;
53 unsigned int nr_pins;
54};
55
56/*
Marek Vasut72269e02019-03-04 01:32:44 +010057 * Using union vin_data{,12,16} saves memory occupied by the VIN data pins.
58 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
59 * in this case. It accepts an optional 'version' argument used when the
60 * same group can appear on a different set of pins.
Marek Vasut3066a062017-09-15 21:13:55 +020061 */
Marek Vasut72269e02019-03-04 01:32:44 +010062#define VIN_DATA_PIN_GROUP(n, s, ...) \
63 { \
64 .name = #n#s#__VA_ARGS__, \
65 .pins = n##__VA_ARGS__##_pins.data##s, \
66 .mux = n##__VA_ARGS__##_mux.data##s, \
67 .nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s), \
Marek Vasut3066a062017-09-15 21:13:55 +020068 }
69
Marek Vasut88e81ec2019-03-04 22:39:51 +010070union vin_data12 {
71 unsigned int data12[12];
72 unsigned int data10[10];
73 unsigned int data8[8];
74};
75
Marek Vasut72269e02019-03-04 01:32:44 +010076union vin_data16 {
77 unsigned int data16[16];
78 unsigned int data12[12];
79 unsigned int data10[10];
80 unsigned int data8[8];
81};
82
Marek Vasut3066a062017-09-15 21:13:55 +020083union vin_data {
84 unsigned int data24[24];
85 unsigned int data20[20];
86 unsigned int data16[16];
87 unsigned int data12[12];
88 unsigned int data10[10];
89 unsigned int data8[8];
90 unsigned int data4[4];
91};
92
93#define SH_PFC_FUNCTION(n) \
94 { \
95 .name = #n, \
96 .groups = n##_groups, \
97 .nr_groups = ARRAY_SIZE(n##_groups), \
98 }
99
100struct sh_pfc_function {
101 const char *name;
102 const char * const *groups;
103 unsigned int nr_groups;
104};
105
106struct pinmux_func {
107 u16 enum_id;
108 const char *name;
109};
110
111struct pinmux_cfg_reg {
112 u32 reg;
113 u8 reg_width, field_width;
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200114#ifdef DEBUG
115 u16 nr_enum_ids; /* for variable width regs only */
116#define SET_NR_ENUM_IDS(n) .nr_enum_ids = n,
117#else
118#define SET_NR_ENUM_IDS(n)
119#endif
Marek Vasut3066a062017-09-15 21:13:55 +0200120 const u16 *enum_ids;
121 const u8 *var_field_width;
122};
123
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200124#define GROUP(...) __VA_ARGS__
125
Marek Vasut3066a062017-09-15 21:13:55 +0200126/*
127 * Describe a config register consisting of several fields of the same width
128 * - name: Register name (unused, for documentation purposes only)
129 * - r: Physical register address
130 * - r_width: Width of the register (in bits)
131 * - f_width: Width of the fixed-width register fields (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200132 * - ids: For each register field (from left to right, i.e. MSB to LSB),
133 * 2^f_width enum IDs must be specified, one for each possible
134 * combination of the register field bit values, all wrapped using
135 * the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200136 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200137#define PINMUX_CFG_REG(name, r, r_width, f_width, ids) \
138 .reg = r, .reg_width = r_width, \
139 .field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) + \
140 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
141 (r_width / f_width) * (1 << f_width)), \
142 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)]) \
143 { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200144
145/*
146 * Describe a config register consisting of several fields of different widths
147 * - name: Register name (unused, for documentation purposes only)
148 * - r: Physical register address
149 * - r_width: Width of the register (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200150 * - f_widths: List of widths of the register fields (in bits), from left
151 * to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
152 * - ids: For each register field (from left to right, i.e. MSB to LSB),
153 * 2^f_widths[i] enum IDs must be specified, one for each possible
154 * combination of the register field bit values, all wrapped using
155 * the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200156 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200157#define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids) \
158 .reg = r, .reg_width = r_width, \
159 .var_field_width = (const u8 []) { f_widths, 0 }, \
160 SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16)) \
161 .enum_ids = (const u16 []) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200162
163struct pinmux_drive_reg_field {
164 u16 pin;
165 u8 offset;
166 u8 size;
167};
168
169struct pinmux_drive_reg {
170 u32 reg;
171 const struct pinmux_drive_reg_field fields[8];
172};
173
174#define PINMUX_DRIVE_REG(name, r) \
175 .reg = r, \
176 .fields =
177
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200178struct pinmux_bias_reg {
179 u32 puen; /* Pull-enable or pull-up control register */
180 u32 pud; /* Pull-up/down control register (optional) */
181 const u16 pins[32];
182};
183
184#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
185 .puen = r1, \
186 .pud = r2, \
187 .pins =
188
189struct pinmux_ioctrl_reg {
190 u32 reg;
191};
192
Marek Vasut3066a062017-09-15 21:13:55 +0200193struct pinmux_data_reg {
194 u32 reg;
195 u8 reg_width;
196 const u16 *enum_ids;
197};
198
199/*
200 * Describe a data register
201 * - name: Register name (unused, for documentation purposes only)
202 * - r: Physical register address
203 * - r_width: Width of the register (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200204 * - ids: For each register bit (from left to right, i.e. MSB to LSB), one
205 * enum ID must be specified, all wrapped using the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200206 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200207#define PINMUX_DATA_REG(name, r, r_width, ids) \
208 .reg = r, .reg_width = r_width + \
209 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
210 r_width), \
211 .enum_ids = (const u16 [r_width]) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200212
213struct pinmux_irq {
214 const short *gpios;
215};
216
217/*
218 * Describe the mapping from GPIOs to a single IRQ
219 * - ids...: List of GPIOs that are mapped to the same IRQ
220 */
221#define PINMUX_IRQ(ids...) \
222 { .gpios = (const short []) { ids, -1 } }
223
224struct pinmux_range {
225 u16 begin;
226 u16 end;
227 u16 force;
228};
229
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200230struct sh_pfc_window {
231 phys_addr_t phys;
232 void __iomem *virt;
233 unsigned long size;
Marek Vasut3066a062017-09-15 21:13:55 +0200234};
235
236struct sh_pfc_pin_range;
237
238struct sh_pfc {
239 struct device *dev;
240 const struct sh_pfc_soc_info *info;
241
242 void *regs;
243
244 struct sh_pfc_pin_range *ranges;
245 unsigned int nr_ranges;
246
247 unsigned int nr_gpio_pins;
248
249 struct sh_pfc_chip *gpio;
250};
251
252struct sh_pfc_soc_operations {
253 int (*init)(struct sh_pfc *pfc);
254 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
255 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
256 unsigned int bias);
257 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
258};
259
260struct sh_pfc_soc_info {
261 const char *name;
262 const struct sh_pfc_soc_operations *ops;
263
264 struct pinmux_range input;
265 struct pinmux_range output;
266 struct pinmux_range function;
267
268 const struct sh_pfc_pin *pins;
269 unsigned int nr_pins;
270 const struct sh_pfc_pin_group *groups;
271 unsigned int nr_groups;
272 const struct sh_pfc_function *functions;
273 unsigned int nr_functions;
274
275 const struct pinmux_cfg_reg *cfg_regs;
276 const struct pinmux_drive_reg *drive_regs;
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200277 const struct pinmux_bias_reg *bias_regs;
278 const struct pinmux_ioctrl_reg *ioctrl_regs;
Marek Vasut3066a062017-09-15 21:13:55 +0200279 const struct pinmux_data_reg *data_regs;
280
281 const u16 *pinmux_data;
282 unsigned int pinmux_data_size;
283
284 const struct pinmux_irq *gpio_irq;
285 unsigned int gpio_irq_size;
286
287 u32 unlock_reg;
288};
289
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200290u32 sh_pfc_read(struct sh_pfc *pfc, u32 reg);
291void sh_pfc_write(struct sh_pfc *pfc, u32 reg, u32 data);
292const struct pinmux_bias_reg *
293sh_pfc_pin_to_bias_reg(const struct sh_pfc *pfc, unsigned int pin,
294 unsigned int *bit);
Marek Vasut3066a062017-09-15 21:13:55 +0200295
Marek Vasutc40f2d62018-01-17 22:18:59 +0100296extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
Marek Vasut06ef9e82018-01-17 17:14:45 +0100297extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Marek Vasut1ef39302018-01-17 22:29:50 +0100298extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Marek Vasut06ef9e82018-01-17 17:14:45 +0100299extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
Marek Vasut4dd88d52018-01-17 22:33:59 +0100300extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
Marek Vasut3066a062017-09-15 21:13:55 +0200301extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
302extern const struct sh_pfc_soc_info r8a7796_pinmux_info;
Marek Vasut72269e02019-03-04 01:32:44 +0100303extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Marek Vasuta0e11e52017-10-09 20:57:29 +0200304extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Marek Vasuta6a7f482019-07-29 19:59:44 +0200305extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Marek Vasut68a77042018-04-26 13:09:20 +0200306extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Marek Vasut7d35e642017-10-08 20:57:37 +0200307extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Marek Vasut88e81ec2019-03-04 22:39:51 +0100308
Marek Vasut3066a062017-09-15 21:13:55 +0200309/* -----------------------------------------------------------------------------
310 * Helper macros to create pin and port lists
311 */
312
313/*
314 * sh_pfc_soc_info pinmux_data array macros
315 */
316
317/*
318 * Describe generic pinmux data
319 * - data_or_mark: *_DATA or *_MARK enum ID
320 * - ids...: List of enum IDs to associate with data_or_mark
321 */
322#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
323
324/*
325 * Describe a pinmux configuration without GPIO function that needs
326 * configuration in a Peripheral Function Select Register (IPSR)
327 * - ipsr: IPSR field (unused, for documentation purposes only)
328 * - fn: Function name, referring to a field in the IPSR
329 */
330#define PINMUX_IPSR_NOGP(ipsr, fn) \
331 PINMUX_DATA(fn##_MARK, FN_##fn)
332
333/*
334 * Describe a pinmux configuration with GPIO function that needs configuration
335 * in both a Peripheral Function Select Register (IPSR) and in a
336 * GPIO/Peripheral Function Select Register (GPSR)
337 * - ipsr: IPSR field
338 * - fn: Function name, also referring to the IPSR field
339 */
340#define PINMUX_IPSR_GPSR(ipsr, fn) \
341 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
342
343/*
344 * Describe a pinmux configuration without GPIO function that needs
345 * configuration in a Peripheral Function Select Register (IPSR), and where the
346 * pinmux function has a representation in a Module Select Register (MOD_SEL).
347 * - ipsr: IPSR field (unused, for documentation purposes only)
348 * - fn: Function name, also referring to the IPSR field
349 * - msel: Module selector
350 */
351#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
352 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
353
354/*
355 * Describe a pinmux configuration with GPIO function where the pinmux function
356 * has no representation in a Peripheral Function Select Register (IPSR), but
357 * instead solely depends on a group selection.
358 * - gpsr: GPSR field
359 * - fn: Function name, also referring to the GPSR field
360 * - gsel: Group selector
361 */
362#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
363 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
364
365/*
366 * Describe a pinmux configuration with GPIO function that needs configuration
367 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
368 * Function Select Register (GPSR), and where the pinmux function has a
369 * representation in a Module Select Register (MOD_SEL).
370 * - ipsr: IPSR field
371 * - fn: Function name, also referring to the IPSR field
372 * - msel: Module selector
373 */
374#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
375 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
376
377/*
Marek Vasut88e81ec2019-03-04 22:39:51 +0100378 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
379 * an additional select register that controls physical multiplexing
380 * with another pin.
381 * - ipsr: IPSR field
382 * - fn: Function name, also referring to the IPSR field
383 * - psel: Physical multiplexing selector
384 * - msel: Module selector
385 */
386#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
387 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
388
389/*
390 * Describe a pinmux configuration in which a pin is physically multiplexed
391 * with other pins.
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200392 * - ipsr: IPSR field (unused, for documentation purposes only)
393 * - fn: Function name
Marek Vasut88e81ec2019-03-04 22:39:51 +0100394 * - psel: Physical multiplexing selector
395 */
396#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
397 PINMUX_DATA(fn##_MARK, FN_##psel)
398
399/*
Marek Vasut3066a062017-09-15 21:13:55 +0200400 * Describe a pinmux configuration for a single-function pin with GPIO
401 * capability.
402 * - fn: Function name
403 */
404#define PINMUX_SINGLE(fn) \
405 PINMUX_DATA(fn##_MARK, FN_##fn)
406
407/*
408 * GP port style (32 ports banks)
409 */
410
411#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
412 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
413#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
414
415#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
416 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
417 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
418 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
419 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
420#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
421
Marek Vasuta0e11e52017-10-09 20:57:29 +0200422#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
423 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200424 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
425 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
Marek Vasuta0e11e52017-10-09 20:57:29 +0200426#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
427
Marek Vasut3066a062017-09-15 21:13:55 +0200428#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200429 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200430 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
431 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
432#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
433
434#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
435 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
436 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
437#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
438
439#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
440 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
441 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
442#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
443
Takeshi Kihara3b0548a2018-03-07 15:26:12 +0900444#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200445 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Marek Vasut88e81ec2019-03-04 22:39:51 +0100446 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
Takeshi Kihara3b0548a2018-03-07 15:26:12 +0900447#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
448
449#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
Marek Vasut88e81ec2019-03-04 22:39:51 +0100450 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200451 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
452#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
453
454#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
455 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
456 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
457 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
458#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
459
460#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
461 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
462 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
463#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
464
465#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
466 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
467 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
468#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
469
470#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
471 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
472 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
473#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
474
475#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
476 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
477 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
478#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
479
480#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
481 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
482 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
483 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
484#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
485
486#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
487 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
488 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
489#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
490
Marek Vasuta0e11e52017-10-09 20:57:29 +0200491#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200492 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
493 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
Marek Vasuta0e11e52017-10-09 20:57:29 +0200494#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
495
Marek Vasut3066a062017-09-15 21:13:55 +0200496#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200497 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200498 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
499#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
500
501#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
502 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
503 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
504#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
505
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200506#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200507 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200508 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
509#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
510
511#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
512 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200513 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
514#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
515
516#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
517 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
518 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), \
519 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
520#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
521
522#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
523 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
524 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
525#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
526
527#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
528 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
529 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
530#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
531
532#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
533 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
534 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
535 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
536#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
537
538#define PORT_GP_32_REV(bank, fn, sfx) \
539 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
540 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
541 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
542 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
543 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
544 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
545 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
546 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
547 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
548 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
549 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
550 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
551 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
552 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
553 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
554 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
555
556/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
557#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
558#define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
559
560/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
561#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
562 { \
563 .pin = (bank * 32) + _pin, \
564 .name = __stringify(_name), \
565 .enum_id = _name##_DATA, \
566 .configs = cfg, \
567 }
568#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
569
570/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
571#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
572#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
573
574/*
575 * PORT style (linear pin space)
576 */
577
578#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
579
580#define PORT_10(pn, fn, pfx, sfx) \
581 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
582 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
583 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
584 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
585 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
586
587#define PORT_90(pn, fn, pfx, sfx) \
588 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
589 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
590 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
591 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
592 PORT_10(pn+90, fn, pfx##9, sfx)
593
594/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
595#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
596#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
597
598/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
599#define PINMUX_GPIO(_pin) \
600 [GPIO_##_pin] = { \
601 .pin = (u16)-1, \
602 .name = __stringify(GPIO_##_pin), \
603 .enum_id = _pin##_DATA, \
604 }
605
606/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
607#define SH_PFC_PIN_CFG(_pin, cfgs) \
608 { \
609 .pin = _pin, \
610 .name = __stringify(PORT##_pin), \
611 .enum_id = PORT##_pin##_DATA, \
612 .configs = cfgs, \
613 }
614
615/* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
616#define SH_PFC_PIN_NAMED(row, col, _name) \
617 { \
618 .pin = PIN_NUMBER(row, col), \
619 .name = __stringify(PIN_##_name), \
620 .configs = SH_PFC_PIN_CFG_NO_GPIO, \
621 }
622
623/* SH_PFC_PIN_NAMED_CFG - Expand to a sh_pfc_pin entry with the given name */
624#define SH_PFC_PIN_NAMED_CFG(row, col, _name, cfgs) \
625 { \
626 .pin = PIN_NUMBER(row, col), \
627 .name = __stringify(PIN_##_name), \
628 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfgs, \
629 }
630
631/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
632 * PORT_name_OUT, PORT_name_IN marks
633 */
634#define _PORT_DATA(pn, pfx, sfx) \
635 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
636 PORT##pfx##_OUT, PORT##pfx##_IN)
637#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
638
639/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
640#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
641 [gpio - (base)] = { \
642 .name = __stringify(gpio), \
643 .enum_id = data_or_mark, \
644 }
645#define GPIO_FN(str) \
646 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
647
648/*
649 * PORTnCR helper macro for SH-Mobile/R-Mobile
650 */
651#define PORTCR(nr, reg) \
652 { \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200653 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, \
654 GROUP(2, 2, 1, 3), \
655 GROUP( \
Marek Vasut3066a062017-09-15 21:13:55 +0200656 /* PULMD[1:0], handled by .set_bias() */ \
657 0, 0, 0, 0, \
658 /* IE and OE */ \
659 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
660 /* SEC, not supported */ \
661 0, 0, \
662 /* PTMD[2:0] */ \
663 PORT##nr##_FN0, PORT##nr##_FN1, \
664 PORT##nr##_FN2, PORT##nr##_FN3, \
665 PORT##nr##_FN4, PORT##nr##_FN5, \
666 PORT##nr##_FN6, PORT##nr##_FN7 \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200667 )) \
Marek Vasut3066a062017-09-15 21:13:55 +0200668 }
669
670/*
671 * GPIO number helper macro for R-Car
672 */
673#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
674
675#endif /* __SH_PFC_H */