wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 8 | /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr |
| 9 | * U-Boot port on RPXlite board |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | #define RPXLite_50MHz |
| 16 | |
| 17 | /* |
| 18 | * High Level Configuration Options |
| 19 | * (easy to change) |
| 20 | */ |
| 21 | |
| 22 | #undef CONFIG_MPC860 |
| 23 | #define CONFIG_MPC850 1 /* This is a MPC850 CPU */ |
| 24 | #define CONFIG_RPXLITE 1 |
| 25 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
| 27 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 28 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
| 29 | #undef CONFIG_8xx_CONS_SMC2 |
| 30 | #undef CONFIG_8xx_CONS_NONE |
| 31 | #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */ |
| 32 | #if 0 |
| 33 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 34 | #else |
| 35 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 36 | #endif |
| 37 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 38 | #undef CONFIG_BOOTARGS |
| 39 | #define CONFIG_BOOTCOMMAND \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 40 | "bootp; " \ |
| 41 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 42 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 43 | "bootm" |
| 44 | |
| 45 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 47 | |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 48 | #define CONFIG_BZIP2 /* Include support for bzip2 compressed images */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 49 | |
| 50 | /* enable I2C and select the hardware/software driver */ |
| 51 | #define CONFIG_SYS_I2C |
| 52 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
| 53 | #define CONFIG_SYS_I2C_SOFT_SPEED 40000 /* 40 kHz is supposed to work */ |
| 54 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
| 55 | /* Software (bit-bang) I2C driver configuration */ |
| 56 | #define PB_SCL 0x00000020 /* PB 26 */ |
| 57 | #define PB_SDA 0x00000010 /* PB 27 */ |
| 58 | |
| 59 | #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL) |
| 60 | #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA) |
| 61 | #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA) |
| 62 | #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0) |
| 63 | #define I2C_SDA(bit) if (bit) \ |
| 64 | immr->im_cpm.cp_pbdat |= PB_SDA; \ |
| 65 | else \ |
| 66 | immr->im_cpm.cp_pbdat &= ~PB_SDA |
| 67 | #define I2C_SCL(bit) if (bit) \ |
| 68 | immr->im_cpm.cp_pbdat |= PB_SCL; \ |
| 69 | else \ |
| 70 | immr->im_cpm.cp_pbdat &= ~PB_SCL |
| 71 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 72 | |
| 73 | /* M41T11 Serial Access Timekeeper(R) SRAM */ |
| 74 | #define CONFIG_RTC_M41T11 1 |
| 75 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
| 76 | /* play along with the linux driver */ |
| 77 | #define CONFIG_SYS_M41T11_BASE_YEAR 1900 |
| 78 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 79 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 80 | |
Jon Loeliger | 7846bb2 | 2007-07-09 21:31:24 -0500 | [diff] [blame] | 81 | /* |
| 82 | * BOOTP options |
| 83 | */ |
| 84 | #define CONFIG_BOOTP_SUBNETMASK |
| 85 | #define CONFIG_BOOTP_GATEWAY |
| 86 | #define CONFIG_BOOTP_HOSTNAME |
| 87 | #define CONFIG_BOOTP_BOOTPATH |
| 88 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 89 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 90 | |
Jon Loeliger | 573b623 | 2007-07-08 15:12:40 -0500 | [diff] [blame] | 91 | /* |
| 92 | * Command line configuration. |
| 93 | */ |
| 94 | #include <config_cmd_default.h> |
| 95 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 96 | |
| 97 | /* |
| 98 | * Miscellaneous configurable options |
| 99 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | 573b623 | 2007-07-08 15:12:40 -0500 | [diff] [blame] | 101 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 103 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 105 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 107 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 108 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 109 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ |
| 111 | #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_RESET_ADDRESS 0x09900000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 114 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */ |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 116 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 117 | /* |
| 118 | * Low Level Configuration Settings |
| 119 | * (address mappings, register initial values, etc.) |
| 120 | * You should know what you are doing if you make changes here. |
| 121 | */ |
| 122 | /*----------------------------------------------------------------------- |
| 123 | * Internal Memory Mapped Register |
| 124 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_IMMR 0xFA200000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 126 | |
| 127 | /*----------------------------------------------------------------------- |
| 128 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 129 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 134 | |
| 135 | /*----------------------------------------------------------------------- |
| 136 | * Start addresses for the final memory configuration |
| 137 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 139 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 141 | #define CONFIG_SYS_FLASH_BASE 0xFFC00000 |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 144 | #ifdef CONFIG_BZIP2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve ~4 MB for malloc() */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 146 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */ |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 148 | #endif /* CONFIG_BZIP2 */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 149 | |
| 150 | /* |
| 151 | * For booting Linux, the board info and command line data |
| 152 | * have to be in the first 8 MB of memory, since this is |
| 153 | * the maximum mapped by the Linux kernel during initialization. |
| 154 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 156 | |
| 157 | /*----------------------------------------------------------------------- |
| 158 | * FLASH organization |
| 159 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 161 | #define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 162 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 164 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 165 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_DIRECT_FLASH_TFTP |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 168 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 169 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 171 | |
| 172 | #define CONFIG_ENV_OVERWRITE |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 173 | |
| 174 | /*----------------------------------------------------------------------- |
| 175 | * Cache Configuration |
| 176 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 573b623 | 2007-07-08 15:12:40 -0500 | [diff] [blame] | 178 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 180 | #endif |
| 181 | |
| 182 | /*----------------------------------------------------------------------- |
| 183 | * SYPCR - System Protection Control 11-9 |
| 184 | * SYPCR can only be written once after reset! |
| 185 | *----------------------------------------------------------------------- |
| 186 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 187 | */ |
| 188 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 190 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 191 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 193 | #endif |
| 194 | |
| 195 | /*----------------------------------------------------------------------- |
| 196 | * SIUMCR - SIU Module Configuration 11-6 |
| 197 | *----------------------------------------------------------------------- |
| 198 | * PCMCIA config., multi-function pin tri-state |
| 199 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 201 | |
| 202 | /*----------------------------------------------------------------------- |
| 203 | * TBSCR - Time Base Status and Control 11-26 |
| 204 | *----------------------------------------------------------------------- |
| 205 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 206 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 208 | |
| 209 | /*----------------------------------------------------------------------- |
| 210 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 211 | *----------------------------------------------------------------------- |
| 212 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */ |
| 214 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 215 | |
| 216 | /*----------------------------------------------------------------------- |
| 217 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 218 | *----------------------------------------------------------------------- |
| 219 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 220 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 222 | |
| 223 | /*----------------------------------------------------------------------- |
| 224 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 225 | *----------------------------------------------------------------------- |
| 226 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 227 | * interrupt status bit |
| 228 | * |
| 229 | * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)! |
| 230 | */ |
| 231 | /* up to 50 MHz we use a 1:1 clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 233 | |
| 234 | /*----------------------------------------------------------------------- |
| 235 | * SCCR - System Clock and reset Control Register 15-27 |
| 236 | *----------------------------------------------------------------------- |
| 237 | * Set clock output, timebase and RTC source and divider, |
| 238 | * power management and some other internal clocks |
| 239 | */ |
| 240 | #define SCCR_MASK SCCR_EBDF00 |
| 241 | /* up to 50 MHz we use a 1:1 clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_SCCR (SCCR_COM11 | SCCR_TBS) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 243 | |
| 244 | /*----------------------------------------------------------------------- |
| 245 | * PCMCIA stuff |
| 246 | *----------------------------------------------------------------------- |
| 247 | * |
| 248 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 250 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 251 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 252 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 253 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 254 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 255 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 256 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 257 | |
| 258 | /*----------------------------------------------------------------------- |
| 259 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) |
| 260 | *----------------------------------------------------------------------- |
| 261 | */ |
| 262 | |
Pavel Herrmann | 2c13c4a | 2012-10-09 07:01:56 +0000 | [diff] [blame] | 263 | #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 264 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
| 265 | |
| 266 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 267 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 268 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 269 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 271 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 272 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 274 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 275 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 276 | |
| 277 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 279 | |
| 280 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 281 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 282 | |
| 283 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 285 | |
| 286 | /*----------------------------------------------------------------------- |
| 287 | * |
| 288 | *----------------------------------------------------------------------- |
| 289 | * |
| 290 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 291 | /*#define CONFIG_SYS_DER 0x2002000F*/ |
| 292 | #define CONFIG_SYS_DER 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 293 | |
| 294 | /* |
| 295 | * Init Memory Controller: |
| 296 | * |
| 297 | * BR0 and OR0 (FLASH) |
| 298 | */ |
| 299 | |
| 300 | #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 302 | |
| 303 | /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 305 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 307 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 308 | |
| 309 | /* |
| 310 | * BR1 and OR1 (SDRAM) |
| 311 | * |
| 312 | */ |
| 313 | #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */ |
| 314 | #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */ |
| 315 | |
| 316 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 318 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM ) |
| 320 | #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 321 | |
| 322 | /* RPXLITE mem setting */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 323 | #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */ |
| 324 | #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910 |
| 325 | #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */ |
| 326 | #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 327 | |
| 328 | /* |
| 329 | * Memory Periodic Timer Prescaler |
| 330 | */ |
| 331 | |
| 332 | /* periodic timer for refresh */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 333 | #define CONFIG_SYS_MAMR_PTA 58 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 334 | |
| 335 | /* |
| 336 | * Refresh clock Prescalar |
| 337 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 338 | #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV8 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 339 | |
| 340 | /* |
| 341 | * MAMR settings for SDRAM |
| 342 | */ |
| 343 | |
| 344 | /* 10 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 346 | MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \ |
| 347 | MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X) |
| 348 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 349 | /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */ |
| 350 | /* Configuration variable added by yooth. */ |
| 351 | /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */ |
| 352 | |
| 353 | /* |
| 354 | * BCSRx |
| 355 | * |
| 356 | * Board Status and Control Registers |
| 357 | * |
| 358 | */ |
| 359 | |
| 360 | #define BCSR0 0xFA400000 |
| 361 | #define BCSR1 0xFA400001 |
| 362 | #define BCSR2 0xFA400002 |
| 363 | #define BCSR3 0xFA400003 |
| 364 | |
| 365 | #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 366 | #define BCSR0_ENNVRAM 0x02 /* CS4# Control */ |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 367 | #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */ |
| 368 | #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 369 | #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */ |
| 370 | #define BCSR0_COLTEST 0x20 |
| 371 | #define BCSR0_ETHLPBK 0x40 |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 372 | #define BCSR0_ETHEN 0x80 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 373 | |
| 374 | #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */ |
| 375 | #define BCSR1_PCVCTL6 0x02 |
| 376 | #define BCSR1_PCVCTL5 0x04 |
| 377 | #define BCSR1_PCVCTL4 0x08 |
| 378 | #define BCSR1_IPB5SEL 0x10 |
| 379 | |
| 380 | #define BCSR2_ENPA5HDR 0x08 /* USB Control */ |
| 381 | #define BCSR2_ENUSBCLK 0x10 |
| 382 | #define BCSR2_USBPWREN 0x20 |
| 383 | #define BCSR2_USBSPD 0x40 |
| 384 | #define BCSR2_USBSUSP 0x80 |
| 385 | |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 386 | #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */ |
| 387 | #define BCSR3_BWNVR 0x02 /* NVRAM Battery */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 388 | #define BCSR3_RDY_BSY 0x04 /* Flash Operation */ |
Wolfgang Denk | 900e720 | 2006-03-12 01:48:55 +0100 | [diff] [blame] | 389 | #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */ |
| 390 | #define BCSR3_D27 0x10 /* Dip Switch settings */ |
| 391 | #define BCSR3_D26 0x20 |
| 392 | #define BCSR3_D25 0x40 |
| 393 | #define BCSR3_D24 0x80 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 394 | |
| 395 | #endif /* __CONFIG_H */ |