blob: a478a067df6a2d10e3456404265c857ae4bc162f [file] [log] [blame]
wdenk5b1d7132002-11-03 00:07:02 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
wdenk5b1d7132002-11-03 00:07:02 +000024/* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
25 * U-Boot port on RPXlite board
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#define RPXLite_50MHz
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#undef CONFIG_MPC860
39#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
40#define CONFIG_RPXLITE 1
41
42#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
43#undef CONFIG_8xx_CONS_SMC2
44#undef CONFIG_8xx_CONS_NONE
45#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
46#if 0
47#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
48#else
49#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
50#endif
51
wdenk5b1d7132002-11-03 00:07:02 +000052#undef CONFIG_BOOTARGS
53#define CONFIG_BOOTCOMMAND \
54 "bootp; " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010055 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk5b1d7132002-11-03 00:07:02 +000057 "bootm"
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
60#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
61
Wolfgang Denk900e7202006-03-12 01:48:55 +010062#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
wdenk5b1d7132002-11-03 00:07:02 +000063#undef CONFIG_WATCHDOG /* watchdog disabled */
64
65#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
66
Jon Loeliger573b6232007-07-08 15:12:40 -050067/*
68 * Command line configuration.
69 */
70#include <config_cmd_default.h>
71
wdenk5b1d7132002-11-03 00:07:02 +000072
73/*
74 * Miscellaneous configurable options
75 */
76#define CFG_LONGHELP /* undef to save memory */
77#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger573b6232007-07-08 15:12:40 -050078#if defined(CONFIG_CMD_KGDB)
wdenk5b1d7132002-11-03 00:07:02 +000079#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
80#else
81#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
82#endif
83#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
84#define CFG_MAXARGS 16 /* max number of command args */
85#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
86
Wolfgang Denk900e7202006-03-12 01:48:55 +010087#define CFG_MEMTEST_START 0x00400000 /* memtest works on */
88#define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
wdenk5b1d7132002-11-03 00:07:02 +000089
Wolfgang Denk900e7202006-03-12 01:48:55 +010090#define CFG_RESET_ADDRESS 0x09900000
wdenk5b1d7132002-11-03 00:07:02 +000091
Wolfgang Denk900e7202006-03-12 01:48:55 +010092#define CFG_LOAD_ADDR 0x400000 /* default load address */
93
94#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk5b1d7132002-11-03 00:07:02 +000095
96#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
97
98/*
99 * Low Level Configuration Settings
100 * (address mappings, register initial values, etc.)
101 * You should know what you are doing if you make changes here.
102 */
103/*-----------------------------------------------------------------------
104 * Internal Memory Mapped Register
105 */
106#define CFG_IMMR 0xFA200000
107
108/*-----------------------------------------------------------------------
109 * Definitions for initial stack pointer and data area (in DPRAM)
110 */
111#define CFG_INIT_RAM_ADDR CFG_IMMR
112#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
113#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
114#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
115#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
116
117/*-----------------------------------------------------------------------
118 * Start addresses for the final memory configuration
119 * (Set up by the startup code)
120 * Please note that CFG_SDRAM_BASE _must_ start at 0
121 */
122#define CFG_SDRAM_BASE 0x00000000
Wolfgang Denk900e7202006-03-12 01:48:55 +0100123#define CFG_FLASH_BASE 0xFFC00000
124#define CFG_MONITOR_BASE TEXT_BASE
wdenk5b1d7132002-11-03 00:07:02 +0000125#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Wolfgang Denk900e7202006-03-12 01:48:55 +0100126#ifdef CONFIG_BZIP2
127#define CFG_MALLOC_LEN (4096 << 10) /* Reserve ~4 MB for malloc() */
wdenk5b1d7132002-11-03 00:07:02 +0000128#else
Wolfgang Denk900e7202006-03-12 01:48:55 +0100129#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
130#endif /* CONFIG_BZIP2 */
wdenk5b1d7132002-11-03 00:07:02 +0000131
132/*
133 * For booting Linux, the board info and command line data
134 * have to be in the first 8 MB of memory, since this is
135 * the maximum mapped by the Linux kernel during initialization.
136 */
137#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
138
139/*-----------------------------------------------------------------------
140 * FLASH organization
141 */
142#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
143#define CFG_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
144
145#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
146#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
147
Wolfgang Denk900e7202006-03-12 01:48:55 +0100148#define CFG_DIRECT_FLASH_TFTP
149
wdenk5b1d7132002-11-03 00:07:02 +0000150#define CFG_ENV_IS_IN_FLASH 1
Wolfgang Denk900e7202006-03-12 01:48:55 +0100151#define CFG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */
152#define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
153
154#define CONFIG_ENV_OVERWRITE
wdenk5b1d7132002-11-03 00:07:02 +0000155
156/*-----------------------------------------------------------------------
157 * Cache Configuration
158 */
159#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger573b6232007-07-08 15:12:40 -0500160#if defined(CONFIG_CMD_KGDB)
wdenk5b1d7132002-11-03 00:07:02 +0000161#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
162#endif
163
164/*-----------------------------------------------------------------------
165 * SYPCR - System Protection Control 11-9
166 * SYPCR can only be written once after reset!
167 *-----------------------------------------------------------------------
168 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
169 */
170#if defined(CONFIG_WATCHDOG)
171#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
172 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
173#else
174#define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
175#endif
176
177/*-----------------------------------------------------------------------
178 * SIUMCR - SIU Module Configuration 11-6
179 *-----------------------------------------------------------------------
180 * PCMCIA config., multi-function pin tri-state
181 */
182#define CFG_SIUMCR (SIUMCR_MLRC10)
183
184/*-----------------------------------------------------------------------
185 * TBSCR - Time Base Status and Control 11-26
186 *-----------------------------------------------------------------------
187 * Clear Reference Interrupt Status, Timebase freezing enabled
188 */
189#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
190
191/*-----------------------------------------------------------------------
192 * RTCSC - Real-Time Clock Status and Control Register 11-27
193 *-----------------------------------------------------------------------
194 */
195/*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
196#define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
197
198/*-----------------------------------------------------------------------
199 * PISCR - Periodic Interrupt Status and Control 11-31
200 *-----------------------------------------------------------------------
201 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
202 */
203#define CFG_PISCR (PISCR_PS | PISCR_PITF)
204
205/*-----------------------------------------------------------------------
206 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
207 *-----------------------------------------------------------------------
208 * Reset PLL lock status sticky bit, timer expired status bit and timer
209 * interrupt status bit
210 *
211 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
212 */
213/* up to 50 MHz we use a 1:1 clock */
214#define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
215
216/*-----------------------------------------------------------------------
217 * SCCR - System Clock and reset Control Register 15-27
218 *-----------------------------------------------------------------------
219 * Set clock output, timebase and RTC source and divider,
220 * power management and some other internal clocks
221 */
222#define SCCR_MASK SCCR_EBDF00
223/* up to 50 MHz we use a 1:1 clock */
224#define CFG_SCCR (SCCR_COM11 | SCCR_TBS)
225
226/*-----------------------------------------------------------------------
227 * PCMCIA stuff
228 *-----------------------------------------------------------------------
229 *
230 */
231#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
232#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
233#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
234#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
235#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
236#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
237#define CFG_PCMCIA_IO_ADDR (0xEC000000)
238#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
239
240/*-----------------------------------------------------------------------
241 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
242 *-----------------------------------------------------------------------
243 */
244
245#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
246
247#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
248#undef CONFIG_IDE_LED /* LED for ide not supported */
249#undef CONFIG_IDE_RESET /* reset for ide not supported */
250
251#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
252#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
253
254#define CFG_ATA_IDE0_OFFSET 0x0000
255
256#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
257
258/* Offset for data I/O */
259#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
260
261/* Offset for normal register accesses */
262#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
263
264/* Offset for alternate registers */
265#define CFG_ATA_ALT_OFFSET 0x0100
266
267/*-----------------------------------------------------------------------
268 *
269 *-----------------------------------------------------------------------
270 *
271 */
272/*#define CFG_DER 0x2002000F*/
273#define CFG_DER 0
274
275/*
276 * Init Memory Controller:
277 *
278 * BR0 and OR0 (FLASH)
279 */
280
281#define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
282#define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
283
284/* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
285#define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
286
287#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
288#define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
289
290/*
291 * BR1 and OR1 (SDRAM)
292 *
293 */
294#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
295#define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
296
297/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
298#define CFG_OR_TIMING_SDRAM 0x00000E00
299
300#define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
301#define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
302
303/* RPXLITE mem setting */
304#define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
305#define CFG_OR3_PRELIM 0xFFFF8910
306#define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
307#define CFG_OR4_PRELIM 0xFFFE0970
308
309/*
310 * Memory Periodic Timer Prescaler
311 */
312
313/* periodic timer for refresh */
314#define CFG_MAMR_PTA 58
315
316/*
317 * Refresh clock Prescalar
318 */
319#define CFG_MPTPR MPTPR_PTP_DIV8
320
321/*
322 * MAMR settings for SDRAM
323 */
324
325/* 10 column SDRAM */
326#define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
327 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
328 MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
329
330/*
331 * Internal Definitions
332 *
333 * Boot Flags
334 */
335#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
336#define BOOTFLAG_WARM 0x02 /* Software reboot */
337
338
339/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
340/* Configuration variable added by yooth. */
341/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
342
343/*
344 * BCSRx
345 *
346 * Board Status and Control Registers
347 *
348 */
349
350#define BCSR0 0xFA400000
351#define BCSR1 0xFA400001
352#define BCSR2 0xFA400002
353#define BCSR3 0xFA400003
354
355#define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
356#define BCSR0_ENNVRAM 0x02 /* CS4# Control */
Wolfgang Denk900e7202006-03-12 01:48:55 +0100357#define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
358#define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
wdenk5b1d7132002-11-03 00:07:02 +0000359#define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
360#define BCSR0_COLTEST 0x20
361#define BCSR0_ETHLPBK 0x40
Wolfgang Denk900e7202006-03-12 01:48:55 +0100362#define BCSR0_ETHEN 0x80
wdenk5b1d7132002-11-03 00:07:02 +0000363
364#define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
365#define BCSR1_PCVCTL6 0x02
366#define BCSR1_PCVCTL5 0x04
367#define BCSR1_PCVCTL4 0x08
368#define BCSR1_IPB5SEL 0x10
369
370#define BCSR2_ENPA5HDR 0x08 /* USB Control */
371#define BCSR2_ENUSBCLK 0x10
372#define BCSR2_USBPWREN 0x20
373#define BCSR2_USBSPD 0x40
374#define BCSR2_USBSUSP 0x80
375
Wolfgang Denk900e7202006-03-12 01:48:55 +0100376#define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
377#define BCSR3_BWNVR 0x02 /* NVRAM Battery */
wdenk5b1d7132002-11-03 00:07:02 +0000378#define BCSR3_RDY_BSY 0x04 /* Flash Operation */
Wolfgang Denk900e7202006-03-12 01:48:55 +0100379#define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
380#define BCSR3_D27 0x10 /* Dip Switch settings */
381#define BCSR3_D26 0x20
382#define BCSR3_D25 0x40
383#define BCSR3_D24 0x80
wdenk5b1d7132002-11-03 00:07:02 +0000384
385#endif /* __CONFIG_H */