Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014-2015 Freescale Semiconductor, Inc. |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
Simon Glass | 85d6531 | 2019-12-28 10:44:58 -0700 | [diff] [blame] | 7 | #include <clock_legacy.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 8 | #include <cpu_func.h> |
Michael Walle | 24bd03a | 2021-03-26 19:40:55 +0100 | [diff] [blame] | 9 | #include <debug_uart.h> |
Simon Glass | 79fd214 | 2019-08-01 09:46:43 -0600 | [diff] [blame] | 10 | #include <env.h> |
Michael Walle | 97aaa98 | 2021-03-26 19:40:56 +0100 | [diff] [blame] | 11 | #include <hang.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 12 | #include <image.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 13 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 14 | #include <log.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 15 | #include <spl.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 16 | #include <asm/cache.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 17 | #include <asm/global_data.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 18 | #include <asm/io.h> |
| 19 | #include <fsl_ifc.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 20 | #include <i2c.h> |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 21 | #include <fsl_csu.h> |
| 22 | #include <asm/arch/fdt.h> |
| 23 | #include <asm/arch/ppa.h> |
York Sun | bb7d342 | 2018-06-26 14:48:28 -0700 | [diff] [blame] | 24 | #include <asm/arch/soc.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 25 | |
| 26 | DECLARE_GLOBAL_DATA_PTR; |
| 27 | |
| 28 | u32 spl_boot_device(void) |
| 29 | { |
| 30 | #ifdef CONFIG_SPL_MMC_SUPPORT |
| 31 | return BOOT_DEVICE_MMC1; |
| 32 | #endif |
| 33 | #ifdef CONFIG_SPL_NAND_SUPPORT |
| 34 | return BOOT_DEVICE_NAND; |
| 35 | #endif |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 36 | #ifdef CONFIG_QSPI_BOOT |
| 37 | return BOOT_DEVICE_NOR; |
| 38 | #endif |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 39 | return 0; |
| 40 | } |
| 41 | |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 42 | #ifdef CONFIG_SPL_BUILD |
Ruchika Gupta | d6b8920 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 43 | |
| 44 | void spl_board_init(void) |
| 45 | { |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 46 | #if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2) |
Ruchika Gupta | d6b8920 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 47 | /* |
| 48 | * In case of Secure Boot, the IBR configures the SMMU |
| 49 | * to allow only Secure transactions. |
| 50 | * SMMU must be reset in bypass mode. |
| 51 | * Set the ClientPD bit and Clear the USFCFG Bit |
| 52 | */ |
| 53 | u32 val; |
| 54 | val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK); |
| 55 | out_le32(SMMU_SCR0, val); |
| 56 | val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK); |
| 57 | out_le32(SMMU_NSCR0, val); |
| 58 | #endif |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 59 | #ifdef CONFIG_LAYERSCAPE_NS_ACCESS |
| 60 | enable_layerscape_ns_access(); |
| 61 | #endif |
| 62 | #ifdef CONFIG_SPL_FSL_LS_PPA |
| 63 | ppa_init(); |
| 64 | #endif |
Ruchika Gupta | d6b8920 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 65 | } |
| 66 | |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 67 | void board_init_f(ulong dummy) |
| 68 | { |
Michael Walle | 97aaa98 | 2021-03-26 19:40:56 +0100 | [diff] [blame] | 69 | int ret; |
| 70 | |
York Sun | afe58b1 | 2018-06-26 14:26:02 -0700 | [diff] [blame] | 71 | icache_enable(); |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 72 | /* Clear global data */ |
| 73 | memset((void *)gd, 0, sizeof(gd_t)); |
Michael Walle | 24bd03a | 2021-03-26 19:40:55 +0100 | [diff] [blame] | 74 | if (IS_ENABLED(CONFIG_DEBUG_UART)) |
| 75 | debug_uart_init(); |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 76 | board_early_init_f(); |
Michael Walle | 97aaa98 | 2021-03-26 19:40:56 +0100 | [diff] [blame] | 77 | ret = spl_early_init(); |
| 78 | if (ret) { |
| 79 | debug("spl_early_init() failed: %d\n", ret); |
| 80 | hang(); |
| 81 | } |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 82 | timer_init(); |
York Sun | 4ce6fbf | 2017-03-27 11:41:01 -0700 | [diff] [blame] | 83 | #ifdef CONFIG_ARCH_LS2080A |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 84 | env_init(); |
| 85 | #endif |
| 86 | get_clocks(); |
| 87 | |
| 88 | preloader_console_init(); |
Alexandru Gagniuc | 7861f8b | 2021-04-08 11:56:11 -0500 | [diff] [blame] | 89 | spl_set_bd(); |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 90 | |
Simon Glass | 0529b59 | 2021-07-10 21:14:32 -0600 | [diff] [blame] | 91 | #ifdef CONFIG_SYS_I2C_LEGACY |
Simon Glass | bccfc2e | 2021-07-10 21:14:36 -0600 | [diff] [blame] | 92 | #ifdef CONFIG_SPL_I2C |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 93 | i2c_init_all(); |
| 94 | #endif |
Biwen Li | a8c4e1f | 2019-12-31 15:33:38 +0800 | [diff] [blame] | 95 | #endif |
Rajesh Bhagat | f771678 | 2018-01-17 16:13:08 +0530 | [diff] [blame] | 96 | #ifdef CONFIG_VID |
| 97 | init_func_vid(); |
| 98 | #endif |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 99 | dram_init(); |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 100 | #ifdef CONFIG_SPL_FSL_LS_PPA |
| 101 | #ifndef CONFIG_SYS_MEM_RESERVE_SECURE |
| 102 | #error Need secure RAM for PPA |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 103 | #endif |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 104 | /* |
| 105 | * Secure memory location is determined in dram_init_banksize(). |
| 106 | * gd->ram_size is deducted by the size of secure ram. |
| 107 | */ |
| 108 | dram_init_banksize(); |
| 109 | |
| 110 | /* |
| 111 | * After dram_init_bank_size(), we know U-Boot only uses the first |
| 112 | * memory bank regardless how big the memory is. |
| 113 | */ |
| 114 | gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size; |
| 115 | |
| 116 | /* |
| 117 | * If PPA is loaded, U-Boot will resume running at EL2. |
| 118 | * Cache and MMU will be enabled. Need a place for TLB. |
| 119 | * U-Boot will be relocated to the end of available memory |
| 120 | * in first bank. At this point, we cannot know how much |
| 121 | * memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK |
| 122 | * to avoid overlapping. As soon as the RAM version U-Boot sets |
| 123 | * up new MMU, this space is no longer needed. |
| 124 | */ |
| 125 | gd->ram_top -= SPL_TLB_SETBACK; |
| 126 | gd->arch.tlb_size = PGTABLE_SIZE; |
| 127 | gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1); |
| 128 | gd->arch.tlb_allocated = gd->arch.tlb_addr; |
| 129 | #endif /* CONFIG_SPL_FSL_LS_PPA */ |
York Sun | bb7d342 | 2018-06-26 14:48:28 -0700 | [diff] [blame] | 130 | #if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT) |
| 131 | qspi_ahb_init(); |
| 132 | #endif |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 133 | } |
York Sun | ffea3e6 | 2017-09-28 08:42:14 -0700 | [diff] [blame] | 134 | |
| 135 | #ifdef CONFIG_SPL_OS_BOOT |
| 136 | /* |
| 137 | * Return |
| 138 | * 0 if booting into OS is selected |
| 139 | * 1 if booting into U-Boot is selected |
| 140 | */ |
| 141 | int spl_start_uboot(void) |
| 142 | { |
| 143 | env_init(); |
| 144 | if (env_get_yesno("boot_os") != 0) |
| 145 | return 0; |
| 146 | |
| 147 | return 1; |
| 148 | } |
| 149 | #endif /* CONFIG_SPL_OS_BOOT */ |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 150 | #endif /* CONFIG_SPL_BUILD */ |