blob: 1d5e34445296f6c0a1d44cb4d1787744796c448b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
3 * Copyright 2014-2015 Freescale Semiconductor, Inc.
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glass1d91ba72019-11-14 12:57:37 -07008#include <cpu_func.h>
Michael Walle24bd03a2021-03-26 19:40:55 +01009#include <debug_uart.h>
Simon Glass79fd2142019-08-01 09:46:43 -060010#include <env.h>
Michael Walle97aaa982021-03-26 19:40:56 +010011#include <hang.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060012#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080015#include <spl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080018#include <asm/io.h>
19#include <fsl_ifc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080020#include <i2c.h>
York Sunf2aaf842017-05-15 08:52:00 -070021#include <fsl_csu.h>
22#include <asm/arch/fdt.h>
23#include <asm/arch/ppa.h>
York Sunbb7d3422018-06-26 14:48:28 -070024#include <asm/arch/soc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080025
26DECLARE_GLOBAL_DATA_PTR;
27
28u32 spl_boot_device(void)
29{
30#ifdef CONFIG_SPL_MMC_SUPPORT
31 return BOOT_DEVICE_MMC1;
32#endif
33#ifdef CONFIG_SPL_NAND_SUPPORT
34 return BOOT_DEVICE_NAND;
35#endif
York Sun3e512d82018-06-26 14:48:29 -070036#ifdef CONFIG_QSPI_BOOT
37 return BOOT_DEVICE_NOR;
38#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080039 return 0;
40}
41
Mingkai Hu0e58b512015-10-26 19:47:50 +080042#ifdef CONFIG_SPL_BUILD
Ruchika Guptad6b89202017-04-17 18:07:17 +053043
44void spl_board_init(void)
45{
Udit Agarwal22ec2382019-11-07 16:11:32 +000046#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2)
Ruchika Guptad6b89202017-04-17 18:07:17 +053047 /*
48 * In case of Secure Boot, the IBR configures the SMMU
49 * to allow only Secure transactions.
50 * SMMU must be reset in bypass mode.
51 * Set the ClientPD bit and Clear the USFCFG Bit
52 */
53 u32 val;
54 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
55 out_le32(SMMU_SCR0, val);
56 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
57 out_le32(SMMU_NSCR0, val);
58#endif
York Sunf2aaf842017-05-15 08:52:00 -070059#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
60 enable_layerscape_ns_access();
61#endif
62#ifdef CONFIG_SPL_FSL_LS_PPA
63 ppa_init();
64#endif
Ruchika Guptad6b89202017-04-17 18:07:17 +053065}
66
Mingkai Hu0e58b512015-10-26 19:47:50 +080067void board_init_f(ulong dummy)
68{
Michael Walle97aaa982021-03-26 19:40:56 +010069 int ret;
70
York Sunafe58b12018-06-26 14:26:02 -070071 icache_enable();
Mingkai Hu0e58b512015-10-26 19:47:50 +080072 /* Clear global data */
73 memset((void *)gd, 0, sizeof(gd_t));
Michael Walle24bd03a2021-03-26 19:40:55 +010074 if (IS_ENABLED(CONFIG_DEBUG_UART))
75 debug_uart_init();
Mingkai Hu0e58b512015-10-26 19:47:50 +080076 board_early_init_f();
Michael Walle97aaa982021-03-26 19:40:56 +010077 ret = spl_early_init();
78 if (ret) {
79 debug("spl_early_init() failed: %d\n", ret);
80 hang();
81 }
Mingkai Hu0e58b512015-10-26 19:47:50 +080082 timer_init();
York Sun4ce6fbf2017-03-27 11:41:01 -070083#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +080084 env_init();
85#endif
86 get_clocks();
87
88 preloader_console_init();
Alexandru Gagniuc7861f8b2021-04-08 11:56:11 -050089 spl_set_bd();
Mingkai Hu0e58b512015-10-26 19:47:50 +080090
Simon Glass0529b592021-07-10 21:14:32 -060091#ifdef CONFIG_SYS_I2C_LEGACY
Simon Glassbccfc2e2021-07-10 21:14:36 -060092#ifdef CONFIG_SPL_I2C
Mingkai Hu0e58b512015-10-26 19:47:50 +080093 i2c_init_all();
94#endif
Biwen Lia8c4e1f2019-12-31 15:33:38 +080095#endif
Rajesh Bhagatf7716782018-01-17 16:13:08 +053096#ifdef CONFIG_VID
97 init_func_vid();
98#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080099 dram_init();
York Sunf2aaf842017-05-15 08:52:00 -0700100#ifdef CONFIG_SPL_FSL_LS_PPA
101#ifndef CONFIG_SYS_MEM_RESERVE_SECURE
102#error Need secure RAM for PPA
Mingkai Hu0e58b512015-10-26 19:47:50 +0800103#endif
York Sunf2aaf842017-05-15 08:52:00 -0700104 /*
105 * Secure memory location is determined in dram_init_banksize().
106 * gd->ram_size is deducted by the size of secure ram.
107 */
108 dram_init_banksize();
109
110 /*
111 * After dram_init_bank_size(), we know U-Boot only uses the first
112 * memory bank regardless how big the memory is.
113 */
114 gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
115
116 /*
117 * If PPA is loaded, U-Boot will resume running at EL2.
118 * Cache and MMU will be enabled. Need a place for TLB.
119 * U-Boot will be relocated to the end of available memory
120 * in first bank. At this point, we cannot know how much
121 * memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK
122 * to avoid overlapping. As soon as the RAM version U-Boot sets
123 * up new MMU, this space is no longer needed.
124 */
125 gd->ram_top -= SPL_TLB_SETBACK;
126 gd->arch.tlb_size = PGTABLE_SIZE;
127 gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1);
128 gd->arch.tlb_allocated = gd->arch.tlb_addr;
129#endif /* CONFIG_SPL_FSL_LS_PPA */
York Sunbb7d3422018-06-26 14:48:28 -0700130#if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT)
131 qspi_ahb_init();
132#endif
York Sunf2aaf842017-05-15 08:52:00 -0700133}
York Sunffea3e62017-09-28 08:42:14 -0700134
135#ifdef CONFIG_SPL_OS_BOOT
136/*
137 * Return
138 * 0 if booting into OS is selected
139 * 1 if booting into U-Boot is selected
140 */
141int spl_start_uboot(void)
142{
143 env_init();
144 if (env_get_yesno("boot_os") != 0)
145 return 0;
146
147 return 1;
148}
149#endif /* CONFIG_SPL_OS_BOOT */
York Sunf2aaf842017-05-15 08:52:00 -0700150#endif /* CONFIG_SPL_BUILD */