blob: fcbbace1cae347e28addeaff6d0c09088ce4e0fb [file] [log] [blame]
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * Board
28 */
Ben Gardiner4b9538a2010-10-14 17:26:29 -040029#define CONFIG_DRIVER_TI_EMAC
Stefano Babicfc850ab2010-11-11 15:38:02 +010030#define CONFIG_USE_SPIFLASH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053031
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -040032
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053033/*
34 * SoC Configuration
35 */
36#define CONFIG_MACH_DAVINCI_DA850_EVM
37#define CONFIG_ARM926EJS /* arm926ejs CPU core */
38#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
Christian Rieschb10592f2011-11-28 23:46:18 +000039#define CONFIG_SOC_DA850 /* TI DA850 SoC */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053040#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
41#define CONFIG_SYS_OSCIN_FREQ 24000000
42#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
43#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
44#define CONFIG_SYS_HZ 1000
45#define CONFIG_SKIP_LOWLEVEL_INIT
Sughosh Ganud16ff312010-10-23 00:58:03 +053046#define CONFIG_SYS_TEXT_BASE 0xc1080000
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053047
48/*
49 * Memory Info
50 */
51#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053052#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
53#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner7618f612010-08-23 09:08:15 -040054#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053055
56/* memtest start addr */
57#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
58
59/* memtest will be run on 16MB */
60#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
61
62#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
63#define CONFIG_STACKSIZE (256*1024) /* regular stack */
64
Christian Riesch63e341b2011-12-09 09:47:37 +000065#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
66 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
67 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
68 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
69 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
70 DAVINCI_SYSCFG_SUSPSRC_I2C)
71
72/*
73 * PLL configuration
74 */
75#define CONFIG_SYS_DV_CLKMODE 0
76#define CONFIG_SYS_DA850_PLL0_POSTDIV 1
77#define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
78#define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
79#define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
80#define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
81#define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
82#define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
83#define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
84
85#define CONFIG_SYS_DA850_PLL1_POSTDIV 1
86#define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
87#define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
88#define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
89
90#define CONFIG_SYS_DA850_PLL0_PLLM 24
91#define CONFIG_SYS_DA850_PLL1_PLLM 21
92
93/*
94 * DDR2 memory configuration
95 */
96#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
97 DV_DDR_PHY_EXT_STRBEN | \
98 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
99
100#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
101 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
102 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
103 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
104 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
105 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
106 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
107 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
108
109/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
110#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
111
112#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
113 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
114 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
115 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
116 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
117 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
118 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
119 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
120 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
121
122#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
123 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
124 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
125 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
126 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
127 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
128 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
129 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
130
131#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
132#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
133
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530134/*
135 * Serial Driver info
136 */
137#define CONFIG_SYS_NS16550
138#define CONFIG_SYS_NS16550_SERIAL
139#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
140#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
141#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
142#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
143#define CONFIG_BAUDRATE 115200 /* Default baud rate */
144#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Christian Riesch63e341b2011-12-09 09:47:37 +0000145#define CONFIG_SYS_DA850_LPSC_UART DAVINCI_LPSC_UART2
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530146
Stefano Babicfc850ab2010-11-11 15:38:02 +0100147#define CONFIG_SPI
148#define CONFIG_SPI_FLASH
149#define CONFIG_SPI_FLASH_STMICRO
Manjunathappa, Prakash19139512011-09-03 22:19:56 -0400150#define CONFIG_SPI_FLASH_WINBOND
Stefano Babicfc850ab2010-11-11 15:38:02 +0100151#define CONFIG_DAVINCI_SPI
152#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
153#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
154#define CONFIG_SF_DEFAULT_SPEED 30000000
155#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
156
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530157/*
158 * I2C Configuration
159 */
160#define CONFIG_HARD_I2C
161#define CONFIG_DRIVER_DAVINCI_I2C
162#define CONFIG_SYS_I2C_SPEED 25000
163#define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500164#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530165
166/*
Ben Gardiner314305c2010-10-14 17:26:25 -0400167 * Flash & Environment
168 */
169#ifdef CONFIG_USE_NAND
170#undef CONFIG_ENV_IS_IN_FLASH
171#define CONFIG_NAND_DAVINCI
172#define CONFIG_SYS_NO_FLASH
173#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
174#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
175#define CONFIG_ENV_SIZE (128 << 10)
176#define CONFIG_SYS_NAND_USE_FLASH_BBT
177#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
178#define CONFIG_SYS_NAND_PAGE_2K
179#define CONFIG_SYS_NAND_CS 3
180#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
181#define CONFIG_SYS_CLE_MASK 0x10
182#define CONFIG_SYS_ALE_MASK 0x8
183#undef CONFIG_SYS_NAND_HW_ECC
184#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
185#define NAND_MAX_CHIPS 1
Ben Gardiner314305c2010-10-14 17:26:25 -0400186#endif
187
188/*
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400189 * Network & Ethernet Configuration
190 */
191#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400192#define CONFIG_MII
193#define CONFIG_BOOTP_DEFAULT
194#define CONFIG_BOOTP_DNS
195#define CONFIG_BOOTP_DNS2
196#define CONFIG_BOOTP_SEND_HOSTNAME
197#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400198#endif
199
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400200#ifdef CONFIG_USE_NOR
201#define CONFIG_ENV_IS_IN_FLASH
202#define CONFIG_FLASH_CFI_DRIVER
203#define CONFIG_SYS_FLASH_CFI
204#define CONFIG_SYS_FLASH_PROTECTION
205#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
206#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
207#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
208#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
209#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
210#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
211#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
212 + 3)
213#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
214#endif
215
Stefano Babicfc850ab2010-11-11 15:38:02 +0100216#ifdef CONFIG_USE_SPIFLASH
217#undef CONFIG_ENV_IS_IN_FLASH
218#undef CONFIG_ENV_IS_IN_NAND
219#define CONFIG_ENV_IS_IN_SPI_FLASH
220#define CONFIG_ENV_SIZE (64 << 10)
221#define CONFIG_ENV_OFFSET (256 << 10)
222#define CONFIG_ENV_SECT_SIZE (64 << 10)
223#define CONFIG_SYS_NO_FLASH
224#endif
225
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400226/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530227 * U-Boot general configuration
228 */
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400229#define CONFIG_MISC_INIT_R
Christian Riesch79b0c8a2011-10-13 00:52:29 +0000230#define CONFIG_BOARD_EARLY_INIT_F
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530231#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Nagabhushana Netagunte5b327802011-09-03 22:18:59 -0400232#define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530233#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
234#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
235#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
236#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
237#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
238#define CONFIG_VERSION_VARIABLE
239#define CONFIG_AUTO_COMPLETE
240#define CONFIG_SYS_HUSH_PARSER
241#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
242#define CONFIG_CMDLINE_EDITING
243#define CONFIG_SYS_LONGHELP
244#define CONFIG_CRC32_VERIFY
245#define CONFIG_MX_CYCLIC
246
247/*
248 * Linux Information
249 */
Ben Gardiner14c2f7e2010-10-14 17:26:32 -0400250#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400251#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530252#define CONFIG_CMDLINE_TAG
Sekhar Nori6e112202010-11-19 11:39:48 -0500253#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530254#define CONFIG_SETUP_MEMORY_TAGS
255#define CONFIG_BOOTARGS \
256 "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
257#define CONFIG_BOOTDELAY 3
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400258#define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530259
260/*
261 * U-Boot commands
262 */
263#include <config_cmd_default.h>
264#define CONFIG_CMD_ENV
265#define CONFIG_CMD_ASKENV
266#define CONFIG_CMD_DHCP
267#define CONFIG_CMD_DIAG
268#define CONFIG_CMD_MII
269#define CONFIG_CMD_PING
270#define CONFIG_CMD_SAVES
271#define CONFIG_CMD_MEMORY
272
273#ifndef CONFIG_DRIVER_TI_EMAC
274#undef CONFIG_CMD_NET
275#undef CONFIG_CMD_DHCP
276#undef CONFIG_CMD_MII
277#undef CONFIG_CMD_PING
278#endif
279
Ben Gardiner314305c2010-10-14 17:26:25 -0400280#ifdef CONFIG_USE_NAND
281#undef CONFIG_CMD_FLASH
282#undef CONFIG_CMD_IMLS
283#define CONFIG_CMD_NAND
Ben Gardinera0a9c712010-10-14 17:26:27 -0400284
285#define CONFIG_CMD_MTDPARTS
286#define CONFIG_MTD_DEVICE
287#define CONFIG_MTD_PARTITIONS
288#define CONFIG_LZO
289#define CONFIG_RBTREE
290#define CONFIG_CMD_UBI
291#define CONFIG_CMD_UBIFS
Ben Gardiner314305c2010-10-14 17:26:25 -0400292#endif
293
Stefano Babicfc850ab2010-11-11 15:38:02 +0100294#ifdef CONFIG_USE_SPIFLASH
295#undef CONFIG_CMD_IMLS
296#undef CONFIG_CMD_FLASH
297#define CONFIG_CMD_SPI
298#define CONFIG_CMD_SF
299#define CONFIG_CMD_SAVEENV
300#endif
301
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530302#if !defined(CONFIG_USE_NAND) && \
303 !defined(CONFIG_USE_NOR) && \
304 !defined(CONFIG_USE_SPIFLASH)
305#define CONFIG_ENV_IS_NOWHERE
306#define CONFIG_SYS_NO_FLASH
307#define CONFIG_ENV_SIZE (16 << 10)
308#undef CONFIG_CMD_IMLS
309#undef CONFIG_CMD_ENV
310#endif
311
Christian Riesch63e341b2011-12-09 09:47:37 +0000312/* defines for SPL */
313#define CONFIG_SPL
314#define CONFIG_SPL_SPI_SUPPORT
315#define CONFIG_SPL_SPI_FLASH_SUPPORT
316#define CONFIG_SPL_SPI_LOAD
317#define CONFIG_SPL_SPI_BUS 0
318#define CONFIG_SPL_SPI_CS 0
319#define CONFIG_SPL_SERIAL_SUPPORT
320#define CONFIG_SPL_LIBCOMMON_SUPPORT
321#define CONFIG_SPL_LIBGENERIC_SUPPORT
322#define CONFIG_SPL_LDSCRIPT "$(BOARDDIR)/u-boot-spl.lds"
323#define CONFIG_SPL_STACK 0x8001ff00
324#define CONFIG_SPL_TEXT_BASE 0x80000000
325#define CONFIG_SPL_MAX_SIZE 32768
326#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
327#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
328
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200329/* additions for new relocation code, must added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200330#define CONFIG_SYS_SDRAM_BASE 0xc0000000
331#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200332 GENERATED_GBL_DATA_SIZE)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530333#endif /* __CONFIG_H */