blob: 47e88fc3dcd5be0bd0fb034d1b98cac0b1bb9008 [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001/* SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause */
Patrick Delaunay85b53972018-03-12 10:46:10 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay85b53972018-03-12 10:46:10 +01004 */
5
6#ifndef _MACH_STM32_H_
7#define _MACH_STM32_H_
8
Simon Glass4dcacfc2020-05-10 11:40:13 -06009#ifndef __ASSEMBLY__
10#include <linux/bitops.h>
11#endif
12
Patrick Delaunay85b53972018-03-12 10:46:10 +010013/*
14 * Peripheral memory map
15 * only address used before device tree parsing
16 */
17#define STM32_RCC_BASE 0x50000000
18#define STM32_PWR_BASE 0x50001000
Marek Vasut83ec9582022-02-25 02:15:59 +010019#define STM32_SYSCFG_BASE 0x50020000
Patrick Delaunay85b53972018-03-12 10:46:10 +010020#define STM32_DBGMCU_BASE 0x50081000
Marek Vasut93865c62020-03-26 16:57:26 +010021#define STM32_FMC2_BASE 0x58002000
Marek Vasut83ec9582022-02-25 02:15:59 +010022#define STM32_DDRCTRL_BASE 0x5A003000
23#define STM32_DDRPHYC_BASE 0x5A004000
Patrick Delaunay85b53972018-03-12 10:46:10 +010024#define STM32_TZC_BASE 0x5C006000
25#define STM32_ETZPC_BASE 0x5C007000
Patrick Delaunay82b88ef2019-07-05 17:20:11 +020026#define STM32_STGEN_BASE 0x5C008000
Patrick Delaunay85b53972018-03-12 10:46:10 +010027#define STM32_TAMP_BASE 0x5C00A000
28
Patrick Delaunay82168e82018-05-17 14:50:46 +020029#define STM32_USART1_BASE 0x5C000000
30#define STM32_USART2_BASE 0x4000E000
31#define STM32_USART3_BASE 0x4000F000
32#define STM32_UART4_BASE 0x40010000
33#define STM32_UART5_BASE 0x40011000
34#define STM32_USART6_BASE 0x44003000
35#define STM32_UART7_BASE 0x40018000
36#define STM32_UART8_BASE 0x40019000
Patrick Delaunay82168e82018-05-17 14:50:46 +020037
Patrick Delaunay5c2f6d72021-07-06 17:19:45 +020038#define STM32_SDMMC1_BASE 0x58005000
39#define STM32_SDMMC2_BASE 0x58007000
40#define STM32_SDMMC3_BASE 0x48004000
41
Patrick Delaunay85b53972018-03-12 10:46:10 +010042#define STM32_SYSRAM_BASE 0x2FFC0000
43#define STM32_SYSRAM_SIZE SZ_256K
44
45#define STM32_DDR_BASE 0xC0000000
46#define STM32_DDR_SIZE SZ_1G
47
Patrick Delaunayc5d15652018-03-20 10:54:53 +010048#ifndef __ASSEMBLY__
Patrick Delaunay089d4352018-03-20 11:45:14 +010049/* enumerated used to identify the SYSCON driver instance */
50enum {
51 STM32MP_SYSCON_UNKNOWN,
Patrick Delaunay63ae49e2019-02-27 17:01:23 +010052 STM32MP_SYSCON_SYSCFG,
Patrick Delaunay089d4352018-03-20 11:45:14 +010053};
Patrick Delaunayc5d15652018-03-20 10:54:53 +010054
55/*
56 * enumerated for boot interface from Bootrom, used in TAMP_BOOT_CONTEXT
57 * - boot device = bit 8:4
58 * - boot instance = bit 3:0
59 */
60#define BOOT_TYPE_MASK 0xF0
61#define BOOT_TYPE_SHIFT 4
62#define BOOT_INSTANCE_MASK 0x0F
63#define BOOT_INSTANCE_SHIFT 0
64
65enum boot_device {
66 BOOT_FLASH_SD = 0x10,
67 BOOT_FLASH_SD_1 = 0x11,
68 BOOT_FLASH_SD_2 = 0x12,
69 BOOT_FLASH_SD_3 = 0x13,
70
71 BOOT_FLASH_EMMC = 0x20,
72 BOOT_FLASH_EMMC_1 = 0x21,
73 BOOT_FLASH_EMMC_2 = 0x22,
74 BOOT_FLASH_EMMC_3 = 0x23,
75
76 BOOT_FLASH_NAND = 0x30,
77 BOOT_FLASH_NAND_FMC = 0x31,
78
79 BOOT_FLASH_NOR = 0x40,
80 BOOT_FLASH_NOR_QSPI = 0x41,
81
82 BOOT_SERIAL_UART = 0x50,
83 BOOT_SERIAL_UART_1 = 0x51,
84 BOOT_SERIAL_UART_2 = 0x52,
85 BOOT_SERIAL_UART_3 = 0x53,
86 BOOT_SERIAL_UART_4 = 0x54,
87 BOOT_SERIAL_UART_5 = 0x55,
88 BOOT_SERIAL_UART_6 = 0x56,
89 BOOT_SERIAL_UART_7 = 0x57,
90 BOOT_SERIAL_UART_8 = 0x58,
91
92 BOOT_SERIAL_USB = 0x60,
93 BOOT_SERIAL_USB_OTG = 0x62,
Patrick Delaunayb5a7ca22020-03-18 09:22:52 +010094
95 BOOT_FLASH_SPINAND = 0x70,
96 BOOT_FLASH_SPINAND_1 = 0x71,
Patrick Delaunayc5d15652018-03-20 10:54:53 +010097};
98
99/* TAMP registers */
100#define TAMP_BACKUP_REGISTER(x) (STM32_TAMP_BASE + 0x100 + 4 * x)
Patrick Delaunaye0207372018-04-16 10:13:24 +0200101#define TAMP_BACKUP_MAGIC_NUMBER TAMP_BACKUP_REGISTER(4)
102#define TAMP_BACKUP_BRANCH_ADDRESS TAMP_BACKUP_REGISTER(5)
Fabien Dessenned7700d12019-10-30 14:38:29 +0100103#define TAMP_COPRO_RSC_TBL_ADDRESS TAMP_BACKUP_REGISTER(17)
104#define TAMP_COPRO_STATE TAMP_BACKUP_REGISTER(18)
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100105#define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(20)
Patrick Delaunay9c07f4a2019-04-18 17:32:45 +0200106#define TAMP_BOOTCOUNT TAMP_BACKUP_REGISTER(21)
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100107
Fabien Dessenned7700d12019-10-30 14:38:29 +0100108#define TAMP_COPRO_STATE_OFF 0
109#define TAMP_COPRO_STATE_INIT 1
110#define TAMP_COPRO_STATE_CRUN 2
111#define TAMP_COPRO_STATE_CSTOP 3
112#define TAMP_COPRO_STATE_STANDBY 4
113#define TAMP_COPRO_STATE_CRASH 5
114
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100115#define TAMP_BOOT_MODE_MASK GENMASK(15, 8)
116#define TAMP_BOOT_MODE_SHIFT 8
117#define TAMP_BOOT_DEVICE_MASK GENMASK(7, 4)
118#define TAMP_BOOT_INSTANCE_MASK GENMASK(3, 0)
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100119#define TAMP_BOOT_FORCED_MASK GENMASK(7, 0)
Patrick Delaunaybff284f2019-07-30 19:16:20 +0200120#define TAMP_BOOT_DEBUG_ON BIT(16)
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100121
122enum forced_boot_mode {
123 BOOT_NORMAL = 0x00,
124 BOOT_FASTBOOT = 0x01,
125 BOOT_RECOVERY = 0x02,
126 BOOT_STM32PROG = 0x03,
127 BOOT_UMS_MMC0 = 0x10,
128 BOOT_UMS_MMC1 = 0x11,
129 BOOT_UMS_MMC2 = 0x12,
130};
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100131
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200132/* offset used for BSEC driver: misc_read and misc_write */
133#define STM32_BSEC_SHADOW_OFFSET 0x0
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100134#define STM32_BSEC_SHADOW(id) (STM32_BSEC_SHADOW_OFFSET + (id) * 4)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200135#define STM32_BSEC_OTP_OFFSET 0x80000000
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100136#define STM32_BSEC_OTP(id) (STM32_BSEC_OTP_OFFSET + (id) * 4)
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100137#define STM32_BSEC_LOCK_OFFSET 0xC0000000
138#define STM32_BSEC_LOCK(id) (STM32_BSEC_LOCK_OFFSET + (id) * 4)
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100139
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100140/* BSEC OTP index */
141#define BSEC_OTP_RPN 1
142#define BSEC_OTP_SERIAL 13
143#define BSEC_OTP_PKG 16
144#define BSEC_OTP_MAC 57
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100145#define BSEC_OTP_BOARD 59
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200146
Simon Glass559f1a82020-05-10 11:40:12 -0600147#endif /* __ASSEMBLY__ */
Patrick Delaunay85b53972018-03-12 10:46:10 +0100148#endif /* _MACH_STM32_H_ */