blob: efa5ac335e797eb396c2096cbe0f41f53278c637 [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001/* SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause */
Patrick Delaunay85b53972018-03-12 10:46:10 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay85b53972018-03-12 10:46:10 +01004 */
5
6#ifndef _MACH_STM32_H_
7#define _MACH_STM32_H_
8
9/*
10 * Peripheral memory map
11 * only address used before device tree parsing
12 */
13#define STM32_RCC_BASE 0x50000000
14#define STM32_PWR_BASE 0x50001000
15#define STM32_DBGMCU_BASE 0x50081000
Marek Vasut93865c62020-03-26 16:57:26 +010016#define STM32_FMC2_BASE 0x58002000
Patrick Delaunay85b53972018-03-12 10:46:10 +010017#define STM32_TZC_BASE 0x5C006000
18#define STM32_ETZPC_BASE 0x5C007000
Patrick Delaunay82b88ef2019-07-05 17:20:11 +020019#define STM32_STGEN_BASE 0x5C008000
Patrick Delaunay85b53972018-03-12 10:46:10 +010020#define STM32_TAMP_BASE 0x5C00A000
21
Patrick Delaunay82168e82018-05-17 14:50:46 +020022#define STM32_USART1_BASE 0x5C000000
23#define STM32_USART2_BASE 0x4000E000
24#define STM32_USART3_BASE 0x4000F000
25#define STM32_UART4_BASE 0x40010000
26#define STM32_UART5_BASE 0x40011000
27#define STM32_USART6_BASE 0x44003000
28#define STM32_UART7_BASE 0x40018000
29#define STM32_UART8_BASE 0x40019000
Patrick Delaunay82168e82018-05-17 14:50:46 +020030
Patrick Delaunay85b53972018-03-12 10:46:10 +010031#define STM32_SYSRAM_BASE 0x2FFC0000
32#define STM32_SYSRAM_SIZE SZ_256K
33
34#define STM32_DDR_BASE 0xC0000000
35#define STM32_DDR_SIZE SZ_1G
36
Patrick Delaunayc5d15652018-03-20 10:54:53 +010037#ifndef __ASSEMBLY__
Patrick Delaunay089d4352018-03-20 11:45:14 +010038/* enumerated used to identify the SYSCON driver instance */
39enum {
40 STM32MP_SYSCON_UNKNOWN,
Patrick Delaunay63ae49e2019-02-27 17:01:23 +010041 STM32MP_SYSCON_SYSCFG,
Patrick Delaunay089d4352018-03-20 11:45:14 +010042};
Patrick Delaunayc5d15652018-03-20 10:54:53 +010043
44/*
45 * enumerated for boot interface from Bootrom, used in TAMP_BOOT_CONTEXT
46 * - boot device = bit 8:4
47 * - boot instance = bit 3:0
48 */
49#define BOOT_TYPE_MASK 0xF0
50#define BOOT_TYPE_SHIFT 4
51#define BOOT_INSTANCE_MASK 0x0F
52#define BOOT_INSTANCE_SHIFT 0
53
54enum boot_device {
55 BOOT_FLASH_SD = 0x10,
56 BOOT_FLASH_SD_1 = 0x11,
57 BOOT_FLASH_SD_2 = 0x12,
58 BOOT_FLASH_SD_3 = 0x13,
59
60 BOOT_FLASH_EMMC = 0x20,
61 BOOT_FLASH_EMMC_1 = 0x21,
62 BOOT_FLASH_EMMC_2 = 0x22,
63 BOOT_FLASH_EMMC_3 = 0x23,
64
65 BOOT_FLASH_NAND = 0x30,
66 BOOT_FLASH_NAND_FMC = 0x31,
67
68 BOOT_FLASH_NOR = 0x40,
69 BOOT_FLASH_NOR_QSPI = 0x41,
70
71 BOOT_SERIAL_UART = 0x50,
72 BOOT_SERIAL_UART_1 = 0x51,
73 BOOT_SERIAL_UART_2 = 0x52,
74 BOOT_SERIAL_UART_3 = 0x53,
75 BOOT_SERIAL_UART_4 = 0x54,
76 BOOT_SERIAL_UART_5 = 0x55,
77 BOOT_SERIAL_UART_6 = 0x56,
78 BOOT_SERIAL_UART_7 = 0x57,
79 BOOT_SERIAL_UART_8 = 0x58,
80
81 BOOT_SERIAL_USB = 0x60,
82 BOOT_SERIAL_USB_OTG = 0x62,
Patrick Delaunayb5a7ca22020-03-18 09:22:52 +010083
84 BOOT_FLASH_SPINAND = 0x70,
85 BOOT_FLASH_SPINAND_1 = 0x71,
Patrick Delaunayc5d15652018-03-20 10:54:53 +010086};
87
88/* TAMP registers */
89#define TAMP_BACKUP_REGISTER(x) (STM32_TAMP_BASE + 0x100 + 4 * x)
Patrick Delaunaye0207372018-04-16 10:13:24 +020090#define TAMP_BACKUP_MAGIC_NUMBER TAMP_BACKUP_REGISTER(4)
91#define TAMP_BACKUP_BRANCH_ADDRESS TAMP_BACKUP_REGISTER(5)
Fabien Dessenned7700d12019-10-30 14:38:29 +010092#define TAMP_COPRO_RSC_TBL_ADDRESS TAMP_BACKUP_REGISTER(17)
93#define TAMP_COPRO_STATE TAMP_BACKUP_REGISTER(18)
Patrick Delaunayc5d15652018-03-20 10:54:53 +010094#define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(20)
Patrick Delaunay9c07f4a2019-04-18 17:32:45 +020095#define TAMP_BOOTCOUNT TAMP_BACKUP_REGISTER(21)
Patrick Delaunayc5d15652018-03-20 10:54:53 +010096
Fabien Dessenned7700d12019-10-30 14:38:29 +010097#define TAMP_COPRO_STATE_OFF 0
98#define TAMP_COPRO_STATE_INIT 1
99#define TAMP_COPRO_STATE_CRUN 2
100#define TAMP_COPRO_STATE_CSTOP 3
101#define TAMP_COPRO_STATE_STANDBY 4
102#define TAMP_COPRO_STATE_CRASH 5
103
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100104#define TAMP_BOOT_MODE_MASK GENMASK(15, 8)
105#define TAMP_BOOT_MODE_SHIFT 8
106#define TAMP_BOOT_DEVICE_MASK GENMASK(7, 4)
107#define TAMP_BOOT_INSTANCE_MASK GENMASK(3, 0)
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100108#define TAMP_BOOT_FORCED_MASK GENMASK(7, 0)
Patrick Delaunaybff284f2019-07-30 19:16:20 +0200109#define TAMP_BOOT_DEBUG_ON BIT(16)
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100110
111enum forced_boot_mode {
112 BOOT_NORMAL = 0x00,
113 BOOT_FASTBOOT = 0x01,
114 BOOT_RECOVERY = 0x02,
115 BOOT_STM32PROG = 0x03,
116 BOOT_UMS_MMC0 = 0x10,
117 BOOT_UMS_MMC1 = 0x11,
118 BOOT_UMS_MMC2 = 0x12,
119};
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100120
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200121/* offset used for BSEC driver: misc_read and misc_write */
122#define STM32_BSEC_SHADOW_OFFSET 0x0
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100123#define STM32_BSEC_SHADOW(id) (STM32_BSEC_SHADOW_OFFSET + (id) * 4)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200124#define STM32_BSEC_OTP_OFFSET 0x80000000
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100125#define STM32_BSEC_OTP(id) (STM32_BSEC_OTP_OFFSET + (id) * 4)
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100126#define STM32_BSEC_LOCK_OFFSET 0xC0000000
127#define STM32_BSEC_LOCK(id) (STM32_BSEC_LOCK_OFFSET + (id) * 4)
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100128
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100129/* BSEC OTP index */
130#define BSEC_OTP_RPN 1
131#define BSEC_OTP_SERIAL 13
132#define BSEC_OTP_PKG 16
133#define BSEC_OTP_MAC 57
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100134#define BSEC_OTP_BOARD 59
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200135
Simon Glass559f1a82020-05-10 11:40:12 -0600136#endif /* __ASSEMBLY__ */
Patrick Delaunay85b53972018-03-12 10:46:10 +0100137#endif /* _MACH_STM32_H_ */