blob: d5abecb46f1844a54856a9022aba9d900eb87e97 [file] [log] [blame]
Tom Warrena3e280b2011-01-27 10:58:07 +00001/*
Tom Warrenc570d7a2012-05-22 12:19:25 +00002 * (C) Copyright 2010-2012
Tom Warrena3e280b2011-01-27 10:58:07 +00003 * NVIDIA Corporation <www.nvidia.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
Tom Warren23d7fe92012-12-11 13:34:18 +000024#ifndef _TEGRA20_COMMON_H_
25#define _TEGRA20_COMMON_H_
26#include "tegra-common.h"
Tom Warrena3e280b2011-01-27 10:58:07 +000027
28/*
Stephen Warrenaacf0a22013-02-26 12:28:28 +000029 * Errata configuration
30 */
Stephen Warrenb750e5f2013-03-04 13:29:41 +000031#define CONFIG_ARM_ERRATA_716044
Stephen Warrenaacf0a22013-02-26 12:28:28 +000032#define CONFIG_ARM_ERRATA_742230
33#define CONFIG_ARM_ERRATA_751472
34
35/*
Tom Warren23d7fe92012-12-11 13:34:18 +000036 * NS16550 Configuration
37 */
38#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
39
40/*
Tom Warrena3e280b2011-01-27 10:58:07 +000041 * High Level Configuration Options
42 */
Tom Warren23d7fe92012-12-11 13:34:18 +000043#define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */
Tom Warrena3e280b2011-01-27 10:58:07 +000044
Tom Warren23d7fe92012-12-11 13:34:18 +000045/* Environment information, boards can override if required */
46#define CONFIG_LOADADDR 0x00408000 /* def. location for kernel */
Anton staaf5420cba2011-10-03 13:54:58 +000047
Tom Warren23d7fe92012-12-11 13:34:18 +000048/*
49 * Miscellaneous configurable options
50 */
51#define CONFIG_SYS_LOAD_ADDR 0x00A00800 /* default */
52#define CONFIG_STACKBASE 0x02800000 /* 40MB */
Tom Warrena3e280b2011-01-27 10:58:07 +000053
Tom Warren23d7fe92012-12-11 13:34:18 +000054/*-----------------------------------------------------------------------
55 * Physical Memory Map
56 */
57#define CONFIG_SYS_TEXT_BASE 0x0010E000
Simon Glassa1dccff2012-10-17 13:24:56 +000058
Tom Warrena3e280b2011-01-27 10:58:07 +000059/*
Tom Warren23d7fe92012-12-11 13:34:18 +000060 * Memory layout for where various images get loaded by boot scripts:
61 *
62 * scriptaddr can be pretty much anywhere that doesn't conflict with something
63 * else. Put it above BOOTMAPSZ to eliminate conflicts.
64 *
65 * kernel_addr_r must be within the first 128M of RAM in order for the
66 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
67 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
68 * should not overlap that area, or the kernel will have to copy itself
69 * somewhere else before decompression. Similarly, the address of any other
70 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
71 * this up to 16M allows for a sizable kernel to be decompressed below the
72 * compressed load address.
73 *
74 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
75 * the compressed kernel to be up to 16M too.
76 *
77 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
78 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
Tom Warrena3e280b2011-01-27 10:58:07 +000079 */
Tom Warren23d7fe92012-12-11 13:34:18 +000080#define MEM_LAYOUT_ENV_SETTINGS \
81 "scriptaddr=0x10000000\0" \
82 "kernel_addr_r=0x01000000\0" \
83 "fdt_addr_r=0x02000000\0" \
84 "ramdisk_addr_r=0x02100000\0"
Tom Warrena3e280b2011-01-27 10:58:07 +000085
Tom Warren23d7fe92012-12-11 13:34:18 +000086/* Defines for SPL */
87#define CONFIG_SPL_TEXT_BASE 0x00108000
88#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
89#define CONFIG_SPL_STACK 0x000ffffc
90
Tom Warren23d7fe92012-12-11 13:34:18 +000091/* Align LCD to 1MB boundary */
92#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
Tom Warrena3e280b2011-01-27 10:58:07 +000093
Tom Warren22562a42012-09-04 17:00:24 -070094#ifdef CONFIG_TEGRA_LP0
Simon Glassef2fb1a2012-04-02 13:19:03 +000095#define TEGRA_LP0_ADDR 0x1C406000
96#define TEGRA_LP0_SIZE 0x2000
97#define TEGRA_LP0_VEC \
Tom Warren23d7fe92012-12-11 13:34:18 +000098 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
Marek Vasut1b476f92012-09-23 17:41:25 +020099 "@" __stringify(TEGRA_LP0_ADDR) " "
Simon Glassef2fb1a2012-04-02 13:19:03 +0000100#else
101#define TEGRA_LP0_VEC
102#endif
103
Tom Warrena3e280b2011-01-27 10:58:07 +0000104/*
Simon Glass9d580862012-02-27 10:52:51 +0000105 * This parameter affects a TXFILLTUNING field that controls how much data is
106 * sent to the latency fifo before it is sent to the wire. Without this
107 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
108 * packets depending on the buffer address and size.
109 */
110#define CONFIG_USB_EHCI_TXFIFO_THRESH 10
111#define CONFIG_EHCI_IS_TDI
Simon Glass9d580862012-02-27 10:52:51 +0000112
Allen Martin55d98a12012-08-31 08:30:00 +0000113/* Total I2C ports on Tegra20 */
Simon Glassaac60882012-02-03 15:13:59 +0000114#define TEGRA_I2C_NUM_CONTROLLERS 4
115
Simon Glassbad90ee2012-07-29 20:53:30 +0000116#define CONFIG_SYS_NAND_SELF_INIT
Lucas Stach8a538552012-10-07 11:29:38 +0000117#define CONFIG_SYS_NAND_ONFI_DETECTION
Simon Glassbad90ee2012-07-29 20:53:30 +0000118
Tom Warren23d7fe92012-12-11 13:34:18 +0000119#endif /* _TEGRA20_COMMON_H_ */