blob: 54e0edbbb9a3ae2c41685117d4fdbc00bd5a36cb [file] [log] [blame]
Michal Simek54b896f2015-10-30 15:39:18 +01001/*
2 * dts file for Xilinx ZynqMP
3 *
4 * (C) Copyright 2014 - 2015, Xilinx, Inc.
5 *
6 * Michal Simek <michal.simek@xilinx.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
Michal Simek0c365702016-12-16 13:12:48 +010010
Michal Simek54b896f2015-10-30 15:39:18 +010011/ {
12 compatible = "xlnx,zynqmp";
13 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020014 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010015
16 cpus {
17 #address-cells = <1>;
18 #size-cells = <0>;
19
Michal Simek28663032017-02-06 10:09:53 +010020 cpu0: cpu@0 {
Michal Simek54b896f2015-10-30 15:39:18 +010021 compatible = "arm,cortex-a53", "arm,armv8";
22 device_type = "cpu";
23 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053024 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010025 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020026 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek54b896f2015-10-30 15:39:18 +010027 };
28
Michal Simek28663032017-02-06 10:09:53 +010029 cpu1: cpu@1 {
Michal Simek54b896f2015-10-30 15:39:18 +010030 compatible = "arm,cortex-a53", "arm,armv8";
31 device_type = "cpu";
32 enable-method = "psci";
33 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053034 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020035 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek54b896f2015-10-30 15:39:18 +010036 };
37
Michal Simek28663032017-02-06 10:09:53 +010038 cpu2: cpu@2 {
Michal Simek54b896f2015-10-30 15:39:18 +010039 compatible = "arm,cortex-a53", "arm,armv8";
40 device_type = "cpu";
41 enable-method = "psci";
42 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053043 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020044 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek54b896f2015-10-30 15:39:18 +010045 };
46
Michal Simek28663032017-02-06 10:09:53 +010047 cpu3: cpu@3 {
Michal Simek54b896f2015-10-30 15:39:18 +010048 compatible = "arm,cortex-a53", "arm,armv8";
49 device_type = "cpu";
50 enable-method = "psci";
51 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053052 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020053 cpu-idle-states = <&CPU_SLEEP_0>;
54 };
55
56 idle-states {
Jyotheeswar Reddy96d44242017-01-13 16:13:39 +053057 entry-method = "arm,psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020058
59 CPU_SLEEP_0: cpu-sleep-0 {
60 compatible = "arm,idle-state";
61 arm,psci-suspend-param = <0x40000000>;
62 local-timer-stop;
63 entry-latency-us = <300>;
64 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070065 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020066 };
Michal Simek54b896f2015-10-30 15:39:18 +010067 };
68 };
69
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053070 cpu_opp_table: cpu_opp_table {
71 compatible = "operating-points-v2";
72 opp-shared;
73 opp00 {
74 opp-hz = /bits/ 64 <1199999988>;
75 opp-microvolt = <1000000>;
76 clock-latency-ns = <500000>;
77 };
78 opp01 {
79 opp-hz = /bits/ 64 <599999994>;
80 opp-microvolt = <1000000>;
81 clock-latency-ns = <500000>;
82 };
83 opp02 {
84 opp-hz = /bits/ 64 <399999996>;
85 opp-microvolt = <1000000>;
86 clock-latency-ns = <500000>;
87 };
88 opp03 {
89 opp-hz = /bits/ 64 <299999997>;
90 opp-microvolt = <1000000>;
91 clock-latency-ns = <500000>;
92 };
93 };
94
Michal Simekde29d542016-09-09 08:46:39 +020095 dcc: dcc {
96 compatible = "arm,dcc";
97 status = "disabled";
98 u-boot,dm-pre-reloc;
99 };
100
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800101 power-domains {
102 compatible = "xlnx,zynqmp-genpd";
103
104 pd_usb0: pd-usb0 {
105 #power-domain-cells = <0x0>;
106 pd-id = <0x16>;
107 };
108
109 pd_usb1: pd-usb1 {
110 #power-domain-cells = <0x0>;
111 pd-id = <0x17>;
112 };
113
114 pd_sata: pd-sata {
115 #power-domain-cells = <0x0>;
116 pd-id = <0x1c>;
117 };
118
119 pd_spi0: pd-spi0 {
120 #power-domain-cells = <0x0>;
121 pd-id = <0x23>;
122 };
123
124 pd_spi1: pd-spi1 {
125 #power-domain-cells = <0x0>;
126 pd-id = <0x24>;
127 };
128
129 pd_uart0: pd-uart0 {
130 #power-domain-cells = <0x0>;
131 pd-id = <0x21>;
132 };
133
134 pd_uart1: pd-uart1 {
135 #power-domain-cells = <0x0>;
136 pd-id = <0x22>;
137 };
138
139 pd_eth0: pd-eth0 {
140 #power-domain-cells = <0x0>;
141 pd-id = <0x1d>;
142 };
143
144 pd_eth1: pd-eth1 {
145 #power-domain-cells = <0x0>;
146 pd-id = <0x1e>;
147 };
148
149 pd_eth2: pd-eth2 {
150 #power-domain-cells = <0x0>;
151 pd-id = <0x1f>;
152 };
153
154 pd_eth3: pd-eth3 {
155 #power-domain-cells = <0x0>;
156 pd-id = <0x20>;
157 };
158
159 pd_i2c0: pd-i2c0 {
160 #power-domain-cells = <0x0>;
161 pd-id = <0x25>;
162 };
163
164 pd_i2c1: pd-i2c1 {
165 #power-domain-cells = <0x0>;
166 pd-id = <0x26>;
167 };
168
169 pd_dp: pd-dp {
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800170 #power-domain-cells = <0x0>;
171 pd-id = <0x29>;
172 };
173
174 pd_gdma: pd-gdma {
175 #power-domain-cells = <0x0>;
176 pd-id = <0x2a>;
177 };
178
179 pd_adma: pd-adma {
180 #power-domain-cells = <0x0>;
181 pd-id = <0x2b>;
182 };
183
184 pd_ttc0: pd-ttc0 {
185 #power-domain-cells = <0x0>;
186 pd-id = <0x18>;
187 };
188
189 pd_ttc1: pd-ttc1 {
190 #power-domain-cells = <0x0>;
191 pd-id = <0x19>;
192 };
193
194 pd_ttc2: pd-ttc2 {
195 #power-domain-cells = <0x0>;
196 pd-id = <0x1a>;
197 };
198
199 pd_ttc3: pd-ttc3 {
200 #power-domain-cells = <0x0>;
201 pd-id = <0x1b>;
202 };
203
204 pd_sd0: pd-sd0 {
205 #power-domain-cells = <0x0>;
206 pd-id = <0x27>;
207 };
208
209 pd_sd1: pd-sd1 {
210 #power-domain-cells = <0x0>;
211 pd-id = <0x28>;
212 };
213
214 pd_nand: pd-nand {
215 #power-domain-cells = <0x0>;
216 pd-id = <0x2c>;
217 };
218
219 pd_qspi: pd-qspi {
220 #power-domain-cells = <0x0>;
221 pd-id = <0x2d>;
222 };
223
224 pd_gpio: pd-gpio {
225 #power-domain-cells = <0x0>;
226 pd-id = <0x2e>;
227 };
228
229 pd_can0: pd-can0 {
230 #power-domain-cells = <0x0>;
231 pd-id = <0x2f>;
232 };
233
234 pd_can1: pd-can1 {
235 #power-domain-cells = <0x0>;
236 pd-id = <0x30>;
237 };
Filip Drazicfe716f92016-08-29 19:32:56 +0200238
239 pd_pcie: pd-pcie {
240 #power-domain-cells = <0x0>;
241 pd-id = <0x3b>;
242 };
243
244 pd_gpu: pd-gpu {
245 #power-domain-cells = <0x0>;
Filip Drazic5957bf32016-08-29 19:32:59 +0200246 pd-id = <0x3a 0x14 0x15>;
Filip Drazicfe716f92016-08-29 19:32:56 +0200247 };
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800248 };
249
Michal Simek54b896f2015-10-30 15:39:18 +0100250 pmu {
251 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200252 interrupt-parent = <&gic>;
Michal Simek54b896f2015-10-30 15:39:18 +0100253 interrupts = <0 143 4>,
254 <0 144 4>,
255 <0 145 4>,
256 <0 146 4>;
257 };
258
259 psci {
260 compatible = "arm,psci-0.2";
261 method = "smc";
262 };
263
264 firmware {
265 compatible = "xlnx,zynqmp-pm";
266 method = "smc";
Soren Brinkmanna6b64512016-11-21 16:12:05 -0800267 interrupt-parent = <&gic>;
268 interrupts = <0 35 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100269 };
270
271 timer {
272 compatible = "arm,armv8-timer";
273 interrupt-parent = <&gic>;
Michal Simek2155a602017-02-09 14:45:12 +0100274 interrupts = <1 13 0xf08>,
275 <1 14 0xf08>,
276 <1 11 0xf08>,
277 <1 10 0xf08>;
Michal Simek54b896f2015-10-30 15:39:18 +0100278 };
279
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530280 edac {
281 compatible = "arm,cortex-a53-edac";
282 };
283
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530284 fpga_full: fpga-full {
285 compatible = "fpga-region";
286 fpga-mgr = <&pcap>;
287 #address-cells = <2>;
288 #size-cells = <2>;
289 };
290
291 pcap: pcap {
Nava kishore Manne90571702016-08-21 00:17:52 +0530292 compatible = "xlnx,zynqmp-pcap-fpga";
293 };
294
Michal Simek79c1cbf2016-11-11 13:21:04 +0100295 amba_apu: amba_apu@0 {
Michal Simek54b896f2015-10-30 15:39:18 +0100296 compatible = "simple-bus";
297 #address-cells = <2>;
298 #size-cells = <1>;
Michal Simekd171c752016-04-07 15:07:38 +0200299 ranges = <0 0 0 0 0xffffffff>;
Michal Simek54b896f2015-10-30 15:39:18 +0100300
301 gic: interrupt-controller@f9010000 {
302 compatible = "arm,gic-400", "arm,cortex-a15-gic";
303 #interrupt-cells = <3>;
304 reg = <0x0 0xf9010000 0x10000>,
Alexander Grafd35e65d2016-05-12 13:44:01 +0200305 <0x0 0xf9020000 0x20000>,
Michal Simek54b896f2015-10-30 15:39:18 +0100306 <0x0 0xf9040000 0x20000>,
Alexander Grafd35e65d2016-05-12 13:44:01 +0200307 <0x0 0xf9060000 0x20000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100308 interrupt-controller;
309 interrupt-parent = <&gic>;
310 interrupts = <1 9 0xf04>;
311 };
312 };
313
Michal Simek72b562a2016-02-11 07:19:06 +0100314 amba: amba {
Michal Simek54b896f2015-10-30 15:39:18 +0100315 compatible = "simple-bus";
Michal Simekba087532016-02-22 09:57:27 +0100316 u-boot,dm-pre-reloc;
Michal Simek54b896f2015-10-30 15:39:18 +0100317 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100318 #size-cells = <2>;
319 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100320
321 can0: can@ff060000 {
322 compatible = "xlnx,zynq-can-1.0";
323 status = "disabled";
324 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100325 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100326 interrupts = <0 23 4>;
327 interrupt-parent = <&gic>;
328 tx-fifo-depth = <0x40>;
329 rx-fifo-depth = <0x40>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800330 power-domains = <&pd_can0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100331 };
332
333 can1: can@ff070000 {
334 compatible = "xlnx,zynq-can-1.0";
335 status = "disabled";
336 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100337 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100338 interrupts = <0 24 4>;
339 interrupt-parent = <&gic>;
340 tx-fifo-depth = <0x40>;
341 rx-fifo-depth = <0x40>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800342 power-domains = <&pd_can1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100343 };
344
Michal Simekb197dd42015-11-26 11:21:25 +0100345 cci: cci@fd6e0000 {
346 compatible = "arm,cci-400";
Michal Simek72b562a2016-02-11 07:19:06 +0100347 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100348 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
349 #address-cells = <1>;
350 #size-cells = <1>;
351
352 pmu@9000 {
353 compatible = "arm,cci-400-pmu,r1";
354 reg = <0x9000 0x5000>;
355 interrupt-parent = <&gic>;
356 interrupts = <0 123 4>,
357 <0 123 4>,
358 <0 123 4>,
359 <0 123 4>,
360 <0 123 4>;
361 };
362 };
363
Michal Simek54b896f2015-10-30 15:39:18 +0100364 /* GDMA */
365 fpd_dma_chan1: dma@fd500000 {
366 status = "disabled";
367 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100368 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100369 interrupt-parent = <&gic>;
370 interrupts = <0 124 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530371 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100372 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200373 #stream-id-cells = <1>;
374 iommus = <&smmu 0x14e8>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800375 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100376 };
377
378 fpd_dma_chan2: dma@fd510000 {
379 status = "disabled";
380 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100381 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100382 interrupt-parent = <&gic>;
383 interrupts = <0 125 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530384 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100385 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200386 #stream-id-cells = <1>;
387 iommus = <&smmu 0x14e9>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800388 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100389 };
390
391 fpd_dma_chan3: dma@fd520000 {
392 status = "disabled";
393 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100394 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100395 interrupt-parent = <&gic>;
396 interrupts = <0 126 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530397 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100398 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200399 #stream-id-cells = <1>;
400 iommus = <&smmu 0x14ea>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800401 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100402 };
403
404 fpd_dma_chan4: dma@fd530000 {
405 status = "disabled";
406 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100407 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100408 interrupt-parent = <&gic>;
409 interrupts = <0 127 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530410 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100411 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200412 #stream-id-cells = <1>;
413 iommus = <&smmu 0x14eb>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800414 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100415 };
416
417 fpd_dma_chan5: dma@fd540000 {
418 status = "disabled";
419 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100420 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100421 interrupt-parent = <&gic>;
422 interrupts = <0 128 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530423 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100424 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200425 #stream-id-cells = <1>;
426 iommus = <&smmu 0x14ec>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800427 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100428 };
429
430 fpd_dma_chan6: dma@fd550000 {
431 status = "disabled";
432 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100433 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100434 interrupt-parent = <&gic>;
435 interrupts = <0 129 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530436 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100437 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200438 #stream-id-cells = <1>;
439 iommus = <&smmu 0x14ed>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800440 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100441 };
442
443 fpd_dma_chan7: dma@fd560000 {
444 status = "disabled";
445 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100446 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100447 interrupt-parent = <&gic>;
448 interrupts = <0 130 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530449 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100450 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200451 #stream-id-cells = <1>;
452 iommus = <&smmu 0x14ee>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800453 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100454 };
455
456 fpd_dma_chan8: dma@fd570000 {
457 status = "disabled";
458 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100459 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100460 interrupt-parent = <&gic>;
461 interrupts = <0 131 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530462 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100463 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200464 #stream-id-cells = <1>;
465 iommus = <&smmu 0x14ef>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800466 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100467 };
468
469 gpu: gpu@fd4b0000 {
470 status = "disabled";
471 compatible = "arm,mali-400", "arm,mali-utgard";
Hyun Kwon991faf72017-08-21 18:54:29 -0700472 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100473 interrupt-parent = <&gic>;
474 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
475 interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
Madhurkiran Harikrishnan69819bd2017-02-17 04:14:45 -0800476 clock-names = "gpu", "gpu_pp0", "gpu_pp1";
Filip Drazicfe716f92016-08-29 19:32:56 +0200477 power-domains = <&pd_gpu>;
Michal Simek54b896f2015-10-30 15:39:18 +0100478 };
479
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530480 /* LPDDMA default allows only secured access. inorder to enable
481 * These dma channels, Users should ensure that these dma
482 * Channels are allowed for non secure access.
483 */
Michal Simek54b896f2015-10-30 15:39:18 +0100484 lpd_dma_chan1: dma@ffa80000 {
485 status = "disabled";
486 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530487 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100488 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100489 interrupt-parent = <&gic>;
490 interrupts = <0 77 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100491 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200492 #stream-id-cells = <1>;
493 iommus = <&smmu 0x868>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800494 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100495 };
496
497 lpd_dma_chan2: dma@ffa90000 {
498 status = "disabled";
499 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530500 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100501 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100502 interrupt-parent = <&gic>;
503 interrupts = <0 78 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100504 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200505 #stream-id-cells = <1>;
506 iommus = <&smmu 0x869>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800507 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100508 };
509
510 lpd_dma_chan3: dma@ffaa0000 {
511 status = "disabled";
512 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530513 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100514 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100515 interrupt-parent = <&gic>;
516 interrupts = <0 79 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100517 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200518 #stream-id-cells = <1>;
519 iommus = <&smmu 0x86a>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800520 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100521 };
522
523 lpd_dma_chan4: dma@ffab0000 {
524 status = "disabled";
525 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530526 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100527 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100528 interrupt-parent = <&gic>;
529 interrupts = <0 80 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100530 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200531 #stream-id-cells = <1>;
532 iommus = <&smmu 0x86b>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800533 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100534 };
535
536 lpd_dma_chan5: dma@ffac0000 {
537 status = "disabled";
538 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530539 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100540 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100541 interrupt-parent = <&gic>;
542 interrupts = <0 81 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100543 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200544 #stream-id-cells = <1>;
545 iommus = <&smmu 0x86c>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800546 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100547 };
548
549 lpd_dma_chan6: dma@ffad0000 {
550 status = "disabled";
551 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530552 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100553 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100554 interrupt-parent = <&gic>;
555 interrupts = <0 82 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100556 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200557 #stream-id-cells = <1>;
558 iommus = <&smmu 0x86d>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800559 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100560 };
561
562 lpd_dma_chan7: dma@ffae0000 {
563 status = "disabled";
564 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530565 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100566 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100567 interrupt-parent = <&gic>;
568 interrupts = <0 83 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100569 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200570 #stream-id-cells = <1>;
571 iommus = <&smmu 0x86e>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800572 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100573 };
574
575 lpd_dma_chan8: dma@ffaf0000 {
576 status = "disabled";
577 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530578 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100579 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100580 interrupt-parent = <&gic>;
581 interrupts = <0 84 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100582 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200583 #stream-id-cells = <1>;
584 iommus = <&smmu 0x86f>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800585 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100586 };
587
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530588 mc: memory-controller@fd070000 {
589 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100590 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530591 interrupt-parent = <&gic>;
592 interrupts = <0 112 4>;
593 };
594
Michal Simek54b896f2015-10-30 15:39:18 +0100595 nand0: nand@ff100000 {
596 compatible = "arasan,nfc-v3p10";
597 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100598 reg = <0x0 0xff100000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100599 clock-names = "clk_sys", "clk_flash";
600 interrupt-parent = <&gic>;
601 interrupts = <0 14 4>;
602 #address-cells = <2>;
603 #size-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200604 #stream-id-cells = <1>;
605 iommus = <&smmu 0x872>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800606 power-domains = <&pd_nand>;
Michal Simek54b896f2015-10-30 15:39:18 +0100607 };
608
609 gem0: ethernet@ff0b0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100610 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100611 status = "disabled";
612 interrupt-parent = <&gic>;
613 interrupts = <0 57 4>, <0 57 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100614 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100615 clock-names = "pclk", "hclk", "tx_clk";
616 #address-cells = <1>;
617 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100618 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200619 iommus = <&smmu 0x874>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800620 power-domains = <&pd_eth0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100621 };
622
623 gem1: ethernet@ff0c0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100624 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100625 status = "disabled";
626 interrupt-parent = <&gic>;
627 interrupts = <0 59 4>, <0 59 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100628 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100629 clock-names = "pclk", "hclk", "tx_clk";
630 #address-cells = <1>;
631 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100632 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200633 iommus = <&smmu 0x875>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800634 power-domains = <&pd_eth1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100635 };
636
637 gem2: ethernet@ff0d0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100638 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100639 status = "disabled";
640 interrupt-parent = <&gic>;
641 interrupts = <0 61 4>, <0 61 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100642 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100643 clock-names = "pclk", "hclk", "tx_clk";
644 #address-cells = <1>;
645 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100646 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200647 iommus = <&smmu 0x876>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800648 power-domains = <&pd_eth2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100649 };
650
651 gem3: ethernet@ff0e0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100652 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100653 status = "disabled";
654 interrupt-parent = <&gic>;
655 interrupts = <0 63 4>, <0 63 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100656 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100657 clock-names = "pclk", "hclk", "tx_clk";
658 #address-cells = <1>;
659 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100660 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200661 iommus = <&smmu 0x877>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800662 power-domains = <&pd_eth3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100663 };
664
665 gpio: gpio@ff0a0000 {
666 compatible = "xlnx,zynqmp-gpio-1.0";
667 status = "disabled";
668 #gpio-cells = <0x2>;
669 interrupt-parent = <&gic>;
670 interrupts = <0 16 4>;
Michal Simek7e2df452016-10-20 10:26:13 +0200671 interrupt-controller;
672 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100673 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek44c45e02017-08-30 08:06:11 +0200674 gpio-controller;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800675 power-domains = <&pd_gpio>;
Michal Simek54b896f2015-10-30 15:39:18 +0100676 };
677
678 i2c0: i2c@ff020000 {
Moritz Fischere94b8df2016-12-22 09:36:11 -0800679 compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100680 status = "disabled";
681 interrupt-parent = <&gic>;
682 interrupts = <0 17 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100683 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100684 #address-cells = <1>;
685 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800686 power-domains = <&pd_i2c0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100687 };
688
689 i2c1: i2c@ff030000 {
Moritz Fischere94b8df2016-12-22 09:36:11 -0800690 compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100691 status = "disabled";
692 interrupt-parent = <&gic>;
693 interrupts = <0 18 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100694 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100695 #address-cells = <1>;
696 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800697 power-domains = <&pd_i2c1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100698 };
699
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530700 ocm: memory-controller@ff960000 {
701 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100702 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530703 interrupt-parent = <&gic>;
704 interrupts = <0 10 4>;
705 };
706
Michal Simek54b896f2015-10-30 15:39:18 +0100707 pcie: pcie@fd0e0000 {
708 compatible = "xlnx,nwl-pcie-2.11";
709 status = "disabled";
710 #address-cells = <3>;
711 #size-cells = <2>;
712 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530713 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100714 device_type = "pci";
715 interrupt-parent = <&gic>;
Michal Simekf9fda432016-01-20 12:59:23 +0100716 interrupts = <0 118 4>,
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530717 <0 117 4>,
Michal Simekf9fda432016-01-20 12:59:23 +0100718 <0 116 4>,
719 <0 115 4>, /* MSI_1 [63...32] */
720 <0 114 4>; /* MSI_0 [31...0] */
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530721 interrupt-names = "misc","dummy","intx", "msi1", "msi0";
722 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100723 reg = <0x0 0xfd0e0000 0x0 0x1000>,
724 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530725 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100726 reg-names = "breg", "pcireg", "cfg";
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530727 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000 /* non-prefetchable memory */
728 0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500729 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530730 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
731 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
732 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
733 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
734 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Filip Drazicfe716f92016-08-29 19:32:56 +0200735 power-domains = <&pd_pcie>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530736 pcie_intc: legacy-interrupt-controller {
737 interrupt-controller;
738 #address-cells = <0>;
739 #interrupt-cells = <1>;
740 };
Michal Simek54b896f2015-10-30 15:39:18 +0100741 };
742
743 qspi: spi@ff0f0000 {
744 compatible = "xlnx,zynqmp-qspi-1.0";
745 status = "disabled";
746 clock-names = "ref_clk", "pclk";
747 interrupts = <0 15 4>;
748 interrupt-parent = <&gic>;
749 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100750 reg = <0x0 0xff0f0000 0x0 0x1000>,
751 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100752 #address-cells = <1>;
753 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200754 #stream-id-cells = <1>;
755 iommus = <&smmu 0x873>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800756 power-domains = <&pd_qspi>;
Michal Simek54b896f2015-10-30 15:39:18 +0100757 };
758
759 rtc: rtc@ffa60000 {
760 compatible = "xlnx,zynqmp-rtc";
761 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100762 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100763 interrupt-parent = <&gic>;
764 interrupts = <0 26 4>, <0 27 4>;
765 interrupt-names = "alarm", "sec";
Nava kishore Mannefaa728f2017-01-27 18:20:14 +0530766 calibration = <0x8000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100767 };
768
Anurag Kumar Vulisha2d112502016-05-17 16:49:01 +0530769 serdes: zynqmp_phy@fd400000 {
770 compatible = "xlnx,zynqmp-psgtr";
771 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100772 reg = <0x0 0xfd400000 0x0 0x40000>,
773 <0x0 0xfd3d0000 0x0 0x1000>,
774 <0x0 0xfd1a0000 0x0 0x1000>,
775 <0x0 0xff5e0000 0x0 0x1000>;
Anurag Kumar Vulisha2d112502016-05-17 16:49:01 +0530776 reg-names = "serdes", "siou", "fpd", "lpd";
777 xlnx,tx_termination_fix;
778 lane0: lane0 {
779 #phy-cells = <4>;
780 };
781 lane1: lane1 {
782 #phy-cells = <4>;
783 };
784 lane2: lane2 {
785 #phy-cells = <4>;
786 };
787 lane3: lane3 {
788 #phy-cells = <4>;
789 };
790 };
791
Michal Simek54b896f2015-10-30 15:39:18 +0100792 sata: ahci@fd0c0000 {
793 compatible = "ceva,ahci-1v84";
794 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100795 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100796 interrupt-parent = <&gic>;
797 interrupts = <0 133 4>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800798 power-domains = <&pd_sata>;
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530799 #stream-id-cells = <4>;
800 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
801 <&smmu 0x4c2>, <&smmu 0x4c3>;
802 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100803 };
804
805 sdhci0: sdhci@ff160000 {
Michal Simekba087532016-02-22 09:57:27 +0100806 u-boot,dm-pre-reloc;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530807 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100808 status = "disabled";
809 interrupt-parent = <&gic>;
810 interrupts = <0 48 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100811 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100812 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530813 xlnx,device_id = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200814 #stream-id-cells = <1>;
815 iommus = <&smmu 0x870>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800816 power-domains = <&pd_sd0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100817 };
818
819 sdhci1: sdhci@ff170000 {
Michal Simekba087532016-02-22 09:57:27 +0100820 u-boot,dm-pre-reloc;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530821 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100822 status = "disabled";
823 interrupt-parent = <&gic>;
824 interrupts = <0 49 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100825 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100826 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530827 xlnx,device_id = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200828 #stream-id-cells = <1>;
829 iommus = <&smmu 0x871>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800830 power-domains = <&pd_sd1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100831 };
832
Michal Simek6471f8e2017-11-02 11:51:59 +0100833 pinctrl0: pinctrl@ff180000 {
834 compatible = "xlnx,pinctrl-zynqmp";
835 status = "disabled";
836 reg = <0x0 0xff180000 0x0 0x1000>;
837 };
838
Michal Simek54b896f2015-10-30 15:39:18 +0100839 smmu: smmu@fd800000 {
840 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100841 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200842 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530843 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100844 #global-interrupts = <1>;
845 interrupt-parent = <&gic>;
Edgar E. Iglesiasf1880d82015-11-26 14:12:19 +0100846 interrupts = <0 155 4>,
847 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
848 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
849 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
850 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100851 };
852
853 spi0: spi@ff040000 {
854 compatible = "cdns,spi-r1p6";
855 status = "disabled";
856 interrupt-parent = <&gic>;
857 interrupts = <0 19 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100858 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100859 clock-names = "ref_clk", "pclk";
860 #address-cells = <1>;
861 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800862 power-domains = <&pd_spi0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100863 };
864
865 spi1: spi@ff050000 {
866 compatible = "cdns,spi-r1p6";
867 status = "disabled";
868 interrupt-parent = <&gic>;
869 interrupts = <0 20 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100870 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100871 clock-names = "ref_clk", "pclk";
872 #address-cells = <1>;
873 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800874 power-domains = <&pd_spi1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100875 };
876
877 ttc0: timer@ff110000 {
878 compatible = "cdns,ttc";
879 status = "disabled";
880 interrupt-parent = <&gic>;
881 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100882 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100883 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800884 power-domains = <&pd_ttc0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100885 };
886
887 ttc1: timer@ff120000 {
888 compatible = "cdns,ttc";
889 status = "disabled";
890 interrupt-parent = <&gic>;
891 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100892 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100893 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800894 power-domains = <&pd_ttc1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100895 };
896
897 ttc2: timer@ff130000 {
898 compatible = "cdns,ttc";
899 status = "disabled";
900 interrupt-parent = <&gic>;
901 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100902 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100903 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800904 power-domains = <&pd_ttc2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100905 };
906
907 ttc3: timer@ff140000 {
908 compatible = "cdns,ttc";
909 status = "disabled";
910 interrupt-parent = <&gic>;
911 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100912 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100913 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800914 power-domains = <&pd_ttc3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100915 };
916
917 uart0: serial@ff000000 {
Michal Simekba087532016-02-22 09:57:27 +0100918 u-boot,dm-pre-reloc;
Michal Simek8f0dc3e2015-11-27 13:22:58 +0100919 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek54b896f2015-10-30 15:39:18 +0100920 status = "disabled";
921 interrupt-parent = <&gic>;
922 interrupts = <0 21 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100923 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100924 clock-names = "uart_clk", "pclk";
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800925 power-domains = <&pd_uart0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100926 };
927
928 uart1: serial@ff010000 {
Michal Simekba087532016-02-22 09:57:27 +0100929 u-boot,dm-pre-reloc;
Michal Simek8f0dc3e2015-11-27 13:22:58 +0100930 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek54b896f2015-10-30 15:39:18 +0100931 status = "disabled";
932 interrupt-parent = <&gic>;
933 interrupts = <0 22 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100934 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100935 clock-names = "uart_clk", "pclk";
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800936 power-domains = <&pd_uart1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100937 };
938
Michal Simek79c1cbf2016-11-11 13:21:04 +0100939 usb0: usb0 {
Michal Simek13111a12016-04-07 15:06:07 +0200940 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100941 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100942 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200943 compatible = "xlnx,zynqmp-dwc3";
944 clock-names = "bus_clk", "ref_clk";
945 clocks = <&clk125>, <&clk125>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200946 #stream-id-cells = <1>;
947 iommus = <&smmu 0x860>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800948 power-domains = <&pd_usb0>;
Michal Simek13111a12016-04-07 15:06:07 +0200949 ranges;
950
951 dwc3_0: dwc3@fe200000 {
952 compatible = "snps,dwc3";
953 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100954 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200955 interrupt-parent = <&gic>;
956 interrupts = <0 65 4>;
957 /* snps,quirk-frame-length-adjustment = <0x20>; */
958 snps,refclk_fladj;
959 };
Michal Simek54b896f2015-10-30 15:39:18 +0100960 };
961
Michal Simek79c1cbf2016-11-11 13:21:04 +0100962 usb1: usb1 {
Michal Simek13111a12016-04-07 15:06:07 +0200963 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100964 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100965 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200966 compatible = "xlnx,zynqmp-dwc3";
967 clock-names = "bus_clk", "ref_clk";
968 clocks = <&clk125>, <&clk125>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200969 #stream-id-cells = <1>;
970 iommus = <&smmu 0x861>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800971 power-domains = <&pd_usb1>;
Michal Simek13111a12016-04-07 15:06:07 +0200972 ranges;
973
974 dwc3_1: dwc3@fe300000 {
975 compatible = "snps,dwc3";
976 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100977 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200978 interrupt-parent = <&gic>;
979 interrupts = <0 70 4>;
980 /* snps,quirk-frame-length-adjustment = <0x20>; */
981 snps,refclk_fladj;
982 };
Michal Simek54b896f2015-10-30 15:39:18 +0100983 };
984
985 watchdog0: watchdog@fd4d0000 {
986 compatible = "cdns,wdt-r1p2";
987 status = "disabled";
988 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid67bab62015-11-04 12:34:17 +0530989 interrupts = <0 113 1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100990 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100991 timeout-sec = <10>;
992 };
993
994 xilinx_drm: xilinx_drm {
995 compatible = "xlnx,drm";
996 status = "disabled";
997 xlnx,encoder-slave = <&xlnx_dp>;
998 xlnx,connector-type = "DisplayPort";
999 xlnx,dp-sub = <&xlnx_dp_sub>;
1000 planes {
1001 xlnx,pixel-format = "rgb565";
1002 plane0 {
1003 dmas = <&xlnx_dpdma 3>;
Hyun Kwon37dff1d2016-07-14 17:42:44 -07001004 dma-names = "dma0";
Michal Simek54b896f2015-10-30 15:39:18 +01001005 };
1006 plane1 {
Hyun Kwon37dff1d2016-07-14 17:42:44 -07001007 dmas = <&xlnx_dpdma 0>,
1008 <&xlnx_dpdma 1>,
1009 <&xlnx_dpdma 2>;
1010 dma-names = "dma0", "dma1", "dma2";
Michal Simek54b896f2015-10-30 15:39:18 +01001011 };
1012 };
1013 };
1014
Hyun Kwon4fb90b3e2015-11-23 17:12:54 -08001015 xlnx_dp: dp@fd4a0000 {
Michal Simek54b896f2015-10-30 15:39:18 +01001016 compatible = "xlnx,v-dp";
1017 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001018 reg = <0x0 0xfd4a0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001019 interrupts = <0 119 4>;
1020 interrupt-parent = <&gic>;
1021 clock-names = "aclk", "aud_clk";
Jyotheeswar Reddy Mutthareddyvari2b3ad8f2017-01-02 14:34:51 +05301022 power-domains = <&pd_dp>;
Michal Simek54b896f2015-10-30 15:39:18 +01001023 xlnx,dp-version = "v1.2";
1024 xlnx,max-lanes = <2>;
1025 xlnx,max-link-rate = <540000>;
1026 xlnx,max-bpc = <16>;
1027 xlnx,enable-ycrcb;
1028 xlnx,colormetry = "rgb";
1029 xlnx,bpc = <8>;
1030 xlnx,audio-chan = <2>;
1031 xlnx,dp-sub = <&xlnx_dp_sub>;
Hyun Kwon7e58f3b2015-11-23 17:12:55 -08001032 xlnx,max-pclock-frequency = <300000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001033 };
1034
1035 xlnx_dp_snd_card: dp_snd_card {
1036 compatible = "xlnx,dp-snd-card";
1037 status = "disabled";
1038 xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
1039 xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
1040 };
1041
1042 xlnx_dp_snd_codec0: dp_snd_codec0 {
1043 compatible = "xlnx,dp-snd-codec";
1044 status = "disabled";
1045 clock-names = "aud_clk";
1046 };
1047
1048 xlnx_dp_snd_pcm0: dp_snd_pcm0 {
1049 compatible = "xlnx,dp-snd-pcm";
1050 status = "disabled";
1051 dmas = <&xlnx_dpdma 4>;
1052 dma-names = "tx";
1053 };
1054
1055 xlnx_dp_snd_pcm1: dp_snd_pcm1 {
1056 compatible = "xlnx,dp-snd-pcm";
1057 status = "disabled";
1058 dmas = <&xlnx_dpdma 5>;
1059 dma-names = "tx";
1060 };
1061
Hyun Kwon4fb90b3e2015-11-23 17:12:54 -08001062 xlnx_dp_sub: dp_sub@fd4aa000 {
Michal Simek54b896f2015-10-30 15:39:18 +01001063 compatible = "xlnx,dp-sub";
1064 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001065 reg = <0x0 0xfd4aa000 0x0 0x1000>,
1066 <0x0 0xfd4ab000 0x0 0x1000>,
1067 <0x0 0xfd4ac000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001068 reg-names = "blend", "av_buf", "aud";
1069 xlnx,output-fmt = "rgb";
Hyun Kwon7e58f3b2015-11-23 17:12:55 -08001070 xlnx,vid-fmt = "yuyv";
1071 xlnx,gfx-fmt = "rgb565";
Jyotheeswar Reddy Mutthareddyvari2b3ad8f2017-01-02 14:34:51 +05301072 power-domains = <&pd_dp>;
Michal Simek54b896f2015-10-30 15:39:18 +01001073 };
1074
1075 xlnx_dpdma: dma@fd4c0000 {
1076 compatible = "xlnx,dpdma";
1077 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001078 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001079 interrupts = <0 122 4>;
1080 interrupt-parent = <&gic>;
1081 clock-names = "axi_clk";
Jyotheeswar Reddy Mutthareddyvari2b3ad8f2017-01-02 14:34:51 +05301082 power-domains = <&pd_dp>;
Michal Simek54b896f2015-10-30 15:39:18 +01001083 dma-channels = <6>;
1084 #dma-cells = <1>;
Michal Simek79c1cbf2016-11-11 13:21:04 +01001085 dma-video0channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001086 compatible = "xlnx,video0";
1087 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001088 dma-video1channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001089 compatible = "xlnx,video1";
1090 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001091 dma-video2channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001092 compatible = "xlnx,video2";
1093 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001094 dma-graphicschannel {
Michal Simek54b896f2015-10-30 15:39:18 +01001095 compatible = "xlnx,graphics";
1096 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001097 dma-audio0channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001098 compatible = "xlnx,audio0";
1099 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001100 dma-audio1channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001101 compatible = "xlnx,audio1";
1102 };
1103 };
1104 };
1105};