blob: 14ccddb28d9786f98898395901df222d94a8a707 [file] [log] [blame]
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -06001/*
2 * Configuation settings for the Motorola MC5275EVB board.
3 *
4 * By Arthur Shipkowski <art@videon-central.com>
5 * Copyright (C) 2005 Videon Central, Inc.
6 *
7 * Based off of M5272C3 board code by Josef Baumgartner
8 * <josef.baumgartner@telex.de>
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060011 */
12
13/*
14 * board/config.h - configuration options, board specific
15 */
16
17#ifndef _M5275EVB_H
18#define _M5275EVB_H
19
20/*
21 * High Level Configuration Options
22 * (easy to change)
23 */
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060024#define CONFIG_M5275EVB /* define board type */
25
26#define CONFIG_MCFTMR
27
28#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewbd05c6d2008-08-15 16:50:07 +000030#define CONFIG_BAUDRATE 115200
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060031
32/* Configuration for environment
33 * Environment is embedded in u-boot in the second sector of the flash
34 */
35#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020036#define CONFIG_ENV_OFFSET 0x4000
37#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020038#define CONFIG_ENV_IS_IN_FLASH 1
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060039#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020040#define CONFIG_ENV_ADDR 0xffe04000
41#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020042#define CONFIG_ENV_IS_IN_FLASH 1
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060043#endif
44
angelo@sysam.it6312a952015-03-29 22:54:16 +020045#define LDS_BOARD_TEXT \
46 . = DEFINED(env_offset) ? env_offset : .; \
47 common/env_embedded.o (.text);
48
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060049/*
50 * BOOTP options
51 */
52#define CONFIG_BOOTP_BOOTFILESIZE
53#define CONFIG_BOOTP_BOOTPATH
54#define CONFIG_BOOTP_GATEWAY
55#define CONFIG_BOOTP_HOSTNAME
56
57/* Available command configuration */
58#include <config_cmd_default.h>
59
TsiChung Liew0ee47d42010-03-11 22:12:53 -060060#define CONFIG_CMD_CACHE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060061#define CONFIG_CMD_PING
62#define CONFIG_CMD_MII
63#define CONFIG_CMD_NET
64#define CONFIG_CMD_ELF
65#define CONFIG_CMD_FLASH
66#define CONFIG_CMD_I2C
67#define CONFIG_CMD_MEMORY
68#define CONFIG_CMD_DHCP
69
70#undef CONFIG_CMD_LOADS
71#undef CONFIG_CMD_LOADB
72
73#define CONFIG_MCFFEC
74#ifdef CONFIG_MCFFEC
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060075#define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050076#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_DISCOVER_PHY
78#define CONFIG_SYS_RX_ETH_BUFFER 8
79#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
80#define CONFIG_SYS_FEC0_PINMUX 0
81#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
82#define CONFIG_SYS_FEC1_PINMUX 0
83#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060084#define MCFFEC_TOUT_LOOP 50000
85#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
87#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060088#define FECDUPLEX FULL
89#define FECSPEED _100BASET
90#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
92#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060093#endif
94#endif
95#endif
96
97/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020098#define CONFIG_SYS_I2C
99#define CONFIG_SYS_I2C_FSL
100#define CONFIG_SYS_FSL_I2C_SPEED 80000
101#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
102#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
104#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
105#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
106#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_PROMPT "-> "
109#define CONFIG_SYS_LONGHELP /* undef to save memory */
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600110
111#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112# define CONFIG_SYS_CBSIZE 1024
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600113#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114# define CONFIG_SYS_CBSIZE 256
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600115#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
117#define CONFIG_SYS_MAXARGS 16
118#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_LOAD_ADDR 0x800000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600121
122#define CONFIG_BOOTDELAY 5
123#define CONFIG_BOOTCOMMAND "bootm ffe40000"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MEMTEST_START 0x400
125#define CONFIG_SYS_MEMTEST_END 0x380000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600126
TsiChung Liew23cc28c2010-03-10 16:33:03 -0600127#ifdef CONFIG_MCFFEC
128# define CONFIG_NET_RETRY_COUNT 5
129# define CONFIG_OVERWRITE_ETHADDR_ONCE
130#endif /* FEC_ENET */
131
132#define CONFIG_EXTRA_ENV_SETTINGS \
133 "netdev=eth0\0" \
134 "loadaddr=10000\0" \
135 "uboot=u-boot.bin\0" \
136 "load=tftp ${loadaddr} ${uboot}\0" \
137 "upd=run load; run prog\0" \
138 "prog=prot off ffe00000 ffe3ffff;" \
139 "era ffe00000 ffe3ffff;" \
140 "cp.b ${loadaddr} ffe00000 ${filesize};"\
141 "save\0" \
142 ""
143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_CLK 150000000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600145
146/*
147 * Low Level Configuration Settings
148 * (address mappings, register initial values, etc.)
149 * You should know what you are doing if you make changes here.
150 */
151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600153
154/*-----------------------------------------------------------------------
155 * Definitions for initial stack pointer and data area (in DPRAM)
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200158#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200159#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600161
162/*-----------------------------------------------------------------------
163 * Start addresses for the final memory configuration
164 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_SDRAM_BASE 0x00000000
168#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000169#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600170
171#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600173#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600175#endif
176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_MONITOR_LEN 0x20000
178#define CONFIG_SYS_MALLOC_LEN (256 << 10)
179#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600180
181/*
182 * For booting Linux, the board info and command line data
183 * have to be in the first 8 MB of memory, since this is
184 * the maximum mapped by the Linux kernel during initialization ??
185 */
TsiChung Liew25a00632009-01-27 12:57:47 +0000186#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
187#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600188
189/*-----------------------------------------------------------------------
190 * FLASH organization
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
193#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
194#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200197#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600199
200/*-----------------------------------------------------------------------
201 * Cache Configuration
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_CACHELINE_SIZE 16
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600204
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600205#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200206 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600207#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200208 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600209#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
210#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
211 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
212 CF_ACR_EN | CF_ACR_SM_ALL)
213#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
214 CF_CACR_DISD | CF_CACR_INVI | \
215 CF_CACR_CEIB | CF_CACR_DCM | \
216 CF_CACR_EUSP)
217
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600218/*-----------------------------------------------------------------------
219 * Memory bank definitions
220 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000221#define CONFIG_SYS_CS0_BASE 0xffe00000
222#define CONFIG_SYS_CS0_CTRL 0x00001980
223#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600224
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000225#define CONFIG_SYS_CS1_BASE 0x30000000
226#define CONFIG_SYS_CS1_CTRL 0x00001900
227#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600228
229/*-----------------------------------------------------------------------
230 * Port configuration
231 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600233
234#endif /* _M5275EVB_H */