blob: 9d2dfa0a06d8290e604405d017fae5ce29efe281 [file] [log] [blame]
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -06001/*
2 * Configuation settings for the Motorola MC5275EVB board.
3 *
4 * By Arthur Shipkowski <art@videon-central.com>
5 * Copyright (C) 2005 Videon Central, Inc.
6 *
7 * Based off of M5272C3 board code by Josef Baumgartner
8 * <josef.baumgartner@telex.de>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
30 * board/config.h - configuration options, board specific
31 */
32
33#ifndef _M5275EVB_H
34#define _M5275EVB_H
35
36/*
37 * High Level Configuration Options
38 * (easy to change)
39 */
40#define CONFIG_MCF52x2 /* define processor family */
41#define CONFIG_M5275 /* define processor type */
42#define CONFIG_M5275EVB /* define board type */
43
44#define CONFIG_MCFTMR
45
46#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewbd05c6d2008-08-15 16:50:07 +000048#define CONFIG_BAUDRATE 115200
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060049
50/* Configuration for environment
51 * Environment is embedded in u-boot in the second sector of the flash
52 */
53#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020054#define CONFIG_ENV_OFFSET 0x4000
55#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020056#define CONFIG_ENV_IS_IN_FLASH 1
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060057#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020058#define CONFIG_ENV_ADDR 0xffe04000
59#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020060#define CONFIG_ENV_IS_IN_FLASH 1
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060061#endif
62
63/*
64 * BOOTP options
65 */
66#define CONFIG_BOOTP_BOOTFILESIZE
67#define CONFIG_BOOTP_BOOTPATH
68#define CONFIG_BOOTP_GATEWAY
69#define CONFIG_BOOTP_HOSTNAME
70
71/* Available command configuration */
72#include <config_cmd_default.h>
73
TsiChung Liew0ee47d42010-03-11 22:12:53 -060074#define CONFIG_CMD_CACHE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060075#define CONFIG_CMD_PING
76#define CONFIG_CMD_MII
77#define CONFIG_CMD_NET
78#define CONFIG_CMD_ELF
79#define CONFIG_CMD_FLASH
80#define CONFIG_CMD_I2C
81#define CONFIG_CMD_MEMORY
82#define CONFIG_CMD_DHCP
83
84#undef CONFIG_CMD_LOADS
85#undef CONFIG_CMD_LOADB
86
87#define CONFIG_MCFFEC
88#ifdef CONFIG_MCFFEC
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060089#define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050090#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_DISCOVER_PHY
92#define CONFIG_SYS_RX_ETH_BUFFER 8
93#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
94#define CONFIG_SYS_FEC0_PINMUX 0
95#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
96#define CONFIG_SYS_FEC1_PINMUX 0
97#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -060098#define MCFFEC_TOUT_LOOP 50000
99#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
101#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600102#define FECDUPLEX FULL
103#define FECSPEED _100BASET
104#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
106#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600107#endif
108#endif
109#endif
110
111/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200112#define CONFIG_SYS_I2C
113#define CONFIG_SYS_I2C_FSL
114#define CONFIG_SYS_FSL_I2C_SPEED 80000
115#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
116#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
118#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
119#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
120#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_PROMPT "-> "
123#define CONFIG_SYS_LONGHELP /* undef to save memory */
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600124
125#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126# define CONFIG_SYS_CBSIZE 1024
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600127#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128# define CONFIG_SYS_CBSIZE 256
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600129#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
131#define CONFIG_SYS_MAXARGS 16
132#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_LOAD_ADDR 0x800000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600135
136#define CONFIG_BOOTDELAY 5
137#define CONFIG_BOOTCOMMAND "bootm ffe40000"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MEMTEST_START 0x400
139#define CONFIG_SYS_MEMTEST_END 0x380000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600140
TsiChung Liew23cc28c2010-03-10 16:33:03 -0600141#ifdef CONFIG_MCFFEC
142# define CONFIG_NET_RETRY_COUNT 5
143# define CONFIG_OVERWRITE_ETHADDR_ONCE
144#endif /* FEC_ENET */
145
146#define CONFIG_EXTRA_ENV_SETTINGS \
147 "netdev=eth0\0" \
148 "loadaddr=10000\0" \
149 "uboot=u-boot.bin\0" \
150 "load=tftp ${loadaddr} ${uboot}\0" \
151 "upd=run load; run prog\0" \
152 "prog=prot off ffe00000 ffe3ffff;" \
153 "era ffe00000 ffe3ffff;" \
154 "cp.b ${loadaddr} ffe00000 ${filesize};"\
155 "save\0" \
156 ""
157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_HZ 1000
159#define CONFIG_SYS_CLK 150000000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600160
161/*
162 * Low Level Configuration Settings
163 * (address mappings, register initial values, etc.)
164 * You should know what you are doing if you make changes here.
165 */
166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600168
169/*-----------------------------------------------------------------------
170 * Definitions for initial stack pointer and data area (in DPRAM)
171 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200173#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200174#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600176
177/*-----------------------------------------------------------------------
178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_SDRAM_BASE 0x00000000
183#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000184#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600185
186#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600188#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600190#endif
191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_MONITOR_LEN 0x20000
193#define CONFIG_SYS_MALLOC_LEN (256 << 10)
194#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600195
196/*
197 * For booting Linux, the board info and command line data
198 * have to be in the first 8 MB of memory, since this is
199 * the maximum mapped by the Linux kernel during initialization ??
200 */
TsiChung Liew25a00632009-01-27 12:57:47 +0000201#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
202#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600203
204/*-----------------------------------------------------------------------
205 * FLASH organization
206 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
208#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
209#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200212#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600214
215/*-----------------------------------------------------------------------
216 * Cache Configuration
217 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_CACHELINE_SIZE 16
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600219
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600220#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200221 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600222#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200223 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600224#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
225#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
226 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
227 CF_ACR_EN | CF_ACR_SM_ALL)
228#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
229 CF_CACR_DISD | CF_CACR_INVI | \
230 CF_CACR_CEIB | CF_CACR_DCM | \
231 CF_CACR_EUSP)
232
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600233/*-----------------------------------------------------------------------
234 * Memory bank definitions
235 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000236#define CONFIG_SYS_CS0_BASE 0xffe00000
237#define CONFIG_SYS_CS0_CTRL 0x00001980
238#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600239
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000240#define CONFIG_SYS_CS1_BASE 0x30000000
241#define CONFIG_SYS_CS1_CTRL 0x00001900
242#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600243
244/*-----------------------------------------------------------------------
245 * Port configuration
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke9f3b3bb2008-01-24 14:02:32 -0600248
249#endif /* _M5275EVB_H */