blob: 62477e15d27ae09e59d1732d90c1339afc1be826 [file] [log] [blame]
Lukasz Majewski4de44bb2019-06-24 15:50:45 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019 DENX Software Engineering
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
5 *
6 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
8 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
9 *
10 * Simple multiplexer clock implementation
11 */
12
13/*
14 * U-Boot CCF porting node:
15 *
16 * The Linux kernel - as of tag: 5.0-rc3 is using also the imx_clk_fixup_mux()
17 * version of CCF mux. It is used on e.g. imx6q to provide fixes (like
18 * imx_cscmr1_fixup) for broken HW.
19 *
20 * At least for IMX6Q (but NOT IMX6QP) it is important when we set the parent
21 * clock.
22 */
23
Patrick Delaunay8767e792021-11-19 15:12:07 +010024#define LOG_CATEGORY UCLASS_CLK
25
Dario Binacchi3b32e6a2020-05-02 17:58:31 +020026#include <clk.h>
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020027#include <clk-uclass.h>
Patrick Delaunay8767e792021-11-19 15:12:07 +010028#include <log.h>
Patrick Delaunay283dadf2021-11-19 15:12:06 +010029#include <malloc.h>
30#include <asm/io.h>
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020031#include <dm/device.h>
Patrick Delaunay8767e792021-11-19 15:12:07 +010032#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070033#include <dm/devres.h>
Lukasz Majewski2dbf94b2020-08-24 11:12:18 +020034#include <dm/uclass.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060035#include <linux/bitops.h>
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020036#include <linux/clk-provider.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070037#include <linux/err.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060038#include <linux/printk.h>
Patrick Delaunay283dadf2021-11-19 15:12:06 +010039
Dario Binacchi3b32e6a2020-05-02 17:58:31 +020040#include "clk.h"
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020041
42#define UBOOT_DM_CLK_CCF_MUX "ccf_clk_mux"
43
44int clk_mux_val_to_index(struct clk *clk, u32 *table, unsigned int flags,
45 unsigned int val)
46{
Sean Andersoncfc2f022020-06-24 06:41:06 -040047 struct clk_mux *mux = to_clk_mux(clk);
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020048 int num_parents = mux->num_parents;
49
50 if (table) {
51 int i;
52
53 for (i = 0; i < num_parents; i++)
54 if (table[i] == val)
55 return i;
56 return -EINVAL;
57 }
58
59 if (val && (flags & CLK_MUX_INDEX_BIT))
60 val = ffs(val) - 1;
61
62 if (val && (flags & CLK_MUX_INDEX_ONE))
63 val--;
64
65 if (val >= num_parents)
66 return -EINVAL;
67
68 return val;
69}
70
Peng Fan6a8c2ad2019-07-31 07:01:28 +000071unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index)
72{
73 unsigned int val = index;
74
75 if (table) {
76 val = table[index];
77 } else {
78 if (flags & CLK_MUX_INDEX_BIT)
79 val = 1 << index;
80
81 if (flags & CLK_MUX_INDEX_ONE)
82 val++;
83 }
84
85 return val;
86}
87
88u8 clk_mux_get_parent(struct clk *clk)
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020089{
Sean Andersoncfc2f022020-06-24 06:41:06 -040090 struct clk_mux *mux = to_clk_mux(clk);
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020091 u32 val;
92
Simon Glass0a6a0c42023-02-05 15:40:43 -070093#if IS_ENABLED(CONFIG_SANDBOX_CLK_CCF)
Lukasz Majewski669b7732019-06-24 15:50:49 +020094 val = mux->io_mux_val;
95#else
96 val = readl(mux->reg);
97#endif
98 val >>= mux->shift;
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020099 val &= mux->mask;
100
101 return clk_mux_val_to_index(clk, mux->table, mux->flags, val);
102}
103
Michael Trimarchi6cfde412024-07-05 09:19:51 +0200104int clk_mux_fetch_parent_index(struct clk *clk, struct clk *parent)
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000105{
Sean Andersoncfc2f022020-06-24 06:41:06 -0400106 struct clk_mux *mux = to_clk_mux(clk);
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000107
108 int i;
109
110 if (!parent)
111 return -EINVAL;
112
113 for (i = 0; i < mux->num_parents; i++) {
114 if (!strcmp(parent->dev->name, mux->parent_names[i]))
115 return i;
116 }
117
118 return -EINVAL;
119}
120
121static int clk_mux_set_parent(struct clk *clk, struct clk *parent)
122{
Sean Andersoncfc2f022020-06-24 06:41:06 -0400123 struct clk_mux *mux = to_clk_mux(clk);
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000124 int index;
125 u32 val;
126 u32 reg;
127
Michael Trimarchi6cfde412024-07-05 09:19:51 +0200128 index = clk_mux_fetch_parent_index(clk, parent);
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000129 if (index < 0) {
Patrick Delaunay8767e792021-11-19 15:12:07 +0100130 log_err("Could not fetch index\n");
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000131 return index;
132 }
133
134 val = clk_mux_index_to_val(mux->table, mux->flags, index);
135
136 if (mux->flags & CLK_MUX_HIWORD_MASK) {
137 reg = mux->mask << (mux->shift + 16);
138 } else {
Simon Glass0a6a0c42023-02-05 15:40:43 -0700139#if IS_ENABLED(CONFIG_SANDBOX_CLK_CCF)
Dario Binacchi88ea8df2020-05-02 17:58:33 +0200140 reg = mux->io_mux_val;
141#else
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000142 reg = readl(mux->reg);
Dario Binacchi88ea8df2020-05-02 17:58:33 +0200143#endif
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000144 reg &= ~(mux->mask << mux->shift);
145 }
146 val = val << mux->shift;
147 reg |= val;
Simon Glass0a6a0c42023-02-05 15:40:43 -0700148#if IS_ENABLED(CONFIG_SANDBOX_CLK_CCF)
Dario Binacchi88ea8df2020-05-02 17:58:33 +0200149 mux->io_mux_val = reg;
150#else
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000151 writel(reg, mux->reg);
Dario Binacchi88ea8df2020-05-02 17:58:33 +0200152#endif
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000153
154 return 0;
155}
156
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200157const struct clk_ops clk_mux_ops = {
Dario Binacchi863efd82020-10-14 23:42:17 +0200158 .get_rate = clk_generic_get_rate,
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000159 .set_parent = clk_mux_set_parent,
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200160};
161
162struct clk *clk_hw_register_mux_table(struct device *dev, const char *name,
163 const char * const *parent_names, u8 num_parents,
164 unsigned long flags,
165 void __iomem *reg, u8 shift, u32 mask,
166 u8 clk_mux_flags, u32 *table)
167{
168 struct clk_mux *mux;
169 struct clk *clk;
170 u8 width = 0;
171 int ret;
172
173 if (clk_mux_flags & CLK_MUX_HIWORD_MASK) {
174 width = fls(mask) - ffs(mask) + 1;
175 if (width + shift > 16) {
Patrick Delaunay8767e792021-11-19 15:12:07 +0100176 dev_err(dev, "mux value exceeds LOWORD field\n");
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200177 return ERR_PTR(-EINVAL);
178 }
179 }
180
181 /* allocate the mux */
182 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
183 if (!mux)
184 return ERR_PTR(-ENOMEM);
185
Michal Simek50fa1182023-05-17 09:17:16 +0200186 /* U-Boot specific assignments */
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200187 mux->parent_names = parent_names;
188 mux->num_parents = num_parents;
189
190 /* struct clk_mux assignments */
191 mux->reg = reg;
192 mux->shift = shift;
193 mux->mask = mask;
194 mux->flags = clk_mux_flags;
195 mux->table = table;
Simon Glass0a6a0c42023-02-05 15:40:43 -0700196#if IS_ENABLED(CONFIG_SANDBOX_CLK_CCF)
Lukasz Majewski669b7732019-06-24 15:50:49 +0200197 mux->io_mux_val = *(u32 *)reg;
198#endif
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200199
200 clk = &mux->clk;
Dario Binacchi1a62dc12020-04-13 14:36:27 +0200201 clk->flags = flags;
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200202
203 /*
204 * Read the current mux setup - so we assign correct parent.
205 *
206 * Changing parent would require changing internals of udevice struct
Dario Binacchi5217bb12020-05-02 17:58:32 +0200207 * for the corresponding clock (to do that define .set_parent() method).
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200208 */
209 ret = clk_register(clk, UBOOT_DM_CLK_CCF_MUX, name,
210 parent_names[clk_mux_get_parent(clk)]);
211 if (ret) {
212 kfree(mux);
213 return ERR_PTR(ret);
214 }
215
216 return clk;
217}
218
219struct clk *clk_register_mux_table(struct device *dev, const char *name,
220 const char * const *parent_names, u8 num_parents,
221 unsigned long flags,
222 void __iomem *reg, u8 shift, u32 mask,
223 u8 clk_mux_flags, u32 *table)
224{
225 struct clk *clk;
226
227 clk = clk_hw_register_mux_table(dev, name, parent_names, num_parents,
228 flags, reg, shift, mask, clk_mux_flags,
229 table);
230 if (IS_ERR(clk))
231 return ERR_CAST(clk);
232 return clk;
233}
234
235struct clk *clk_register_mux(struct device *dev, const char *name,
236 const char * const *parent_names, u8 num_parents,
237 unsigned long flags,
238 void __iomem *reg, u8 shift, u8 width,
239 u8 clk_mux_flags)
240{
241 u32 mask = BIT(width) - 1;
242
243 return clk_register_mux_table(dev, name, parent_names, num_parents,
244 flags, reg, shift, mask, clk_mux_flags,
245 NULL);
246}
247
248U_BOOT_DRIVER(ccf_clk_mux) = {
249 .name = UBOOT_DM_CLK_CCF_MUX,
250 .id = UCLASS_CLK,
251 .ops = &clk_mux_ops,
252 .flags = DM_FLAG_PRE_RELOC,
253};