blob: 679d66a85b8b45ee7837a5e87f944cc8491ddb10 [file] [log] [blame]
Lukasz Majewski4de44bb2019-06-24 15:50:45 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019 DENX Software Engineering
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
5 *
6 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
8 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
9 *
10 * Simple multiplexer clock implementation
11 */
12
13/*
14 * U-Boot CCF porting node:
15 *
16 * The Linux kernel - as of tag: 5.0-rc3 is using also the imx_clk_fixup_mux()
17 * version of CCF mux. It is used on e.g. imx6q to provide fixes (like
18 * imx_cscmr1_fixup) for broken HW.
19 *
20 * At least for IMX6Q (but NOT IMX6QP) it is important when we set the parent
21 * clock.
22 */
23
24#include <common.h>
25#include <asm/io.h>
26#include <malloc.h>
27#include <clk-uclass.h>
28#include <dm/device.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070029#include <dm/devres.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060030#include <linux/bitops.h>
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020031#include <linux/clk-provider.h>
32#include <clk.h>
33#include "clk.h"
Simon Glassd66c5f72020-02-03 07:36:15 -070034#include <linux/err.h>
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020035
36#define UBOOT_DM_CLK_CCF_MUX "ccf_clk_mux"
37
38int clk_mux_val_to_index(struct clk *clk, u32 *table, unsigned int flags,
39 unsigned int val)
40{
Sean Andersoncfc2f022020-06-24 06:41:06 -040041 struct clk_mux *mux = to_clk_mux(clk);
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020042 int num_parents = mux->num_parents;
43
44 if (table) {
45 int i;
46
47 for (i = 0; i < num_parents; i++)
48 if (table[i] == val)
49 return i;
50 return -EINVAL;
51 }
52
53 if (val && (flags & CLK_MUX_INDEX_BIT))
54 val = ffs(val) - 1;
55
56 if (val && (flags & CLK_MUX_INDEX_ONE))
57 val--;
58
59 if (val >= num_parents)
60 return -EINVAL;
61
62 return val;
63}
64
Peng Fan6a8c2ad2019-07-31 07:01:28 +000065unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index)
66{
67 unsigned int val = index;
68
69 if (table) {
70 val = table[index];
71 } else {
72 if (flags & CLK_MUX_INDEX_BIT)
73 val = 1 << index;
74
75 if (flags & CLK_MUX_INDEX_ONE)
76 val++;
77 }
78
79 return val;
80}
81
82u8 clk_mux_get_parent(struct clk *clk)
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020083{
Sean Andersoncfc2f022020-06-24 06:41:06 -040084 struct clk_mux *mux = to_clk_mux(clk);
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020085 u32 val;
86
Lukasz Majewski669b7732019-06-24 15:50:49 +020087#if CONFIG_IS_ENABLED(SANDBOX_CLK_CCF)
88 val = mux->io_mux_val;
89#else
90 val = readl(mux->reg);
91#endif
92 val >>= mux->shift;
Lukasz Majewski4de44bb2019-06-24 15:50:45 +020093 val &= mux->mask;
94
95 return clk_mux_val_to_index(clk, mux->table, mux->flags, val);
96}
97
Peng Fan6a8c2ad2019-07-31 07:01:28 +000098static int clk_fetch_parent_index(struct clk *clk,
99 struct clk *parent)
100{
Sean Andersoncfc2f022020-06-24 06:41:06 -0400101 struct clk_mux *mux = to_clk_mux(clk);
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000102
103 int i;
104
105 if (!parent)
106 return -EINVAL;
107
108 for (i = 0; i < mux->num_parents; i++) {
109 if (!strcmp(parent->dev->name, mux->parent_names[i]))
110 return i;
111 }
112
113 return -EINVAL;
114}
115
116static int clk_mux_set_parent(struct clk *clk, struct clk *parent)
117{
Sean Andersoncfc2f022020-06-24 06:41:06 -0400118 struct clk_mux *mux = to_clk_mux(clk);
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000119 int index;
120 u32 val;
121 u32 reg;
122
123 index = clk_fetch_parent_index(clk, parent);
124 if (index < 0) {
125 printf("Could not fetch index\n");
126 return index;
127 }
128
129 val = clk_mux_index_to_val(mux->table, mux->flags, index);
130
131 if (mux->flags & CLK_MUX_HIWORD_MASK) {
132 reg = mux->mask << (mux->shift + 16);
133 } else {
134 reg = readl(mux->reg);
135 reg &= ~(mux->mask << mux->shift);
136 }
137 val = val << mux->shift;
138 reg |= val;
139 writel(reg, mux->reg);
140
141 return 0;
142}
143
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200144const struct clk_ops clk_mux_ops = {
Peng Fan6a8c2ad2019-07-31 07:01:28 +0000145 .get_rate = clk_generic_get_rate,
146 .set_parent = clk_mux_set_parent,
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200147};
148
149struct clk *clk_hw_register_mux_table(struct device *dev, const char *name,
150 const char * const *parent_names, u8 num_parents,
151 unsigned long flags,
152 void __iomem *reg, u8 shift, u32 mask,
153 u8 clk_mux_flags, u32 *table)
154{
155 struct clk_mux *mux;
156 struct clk *clk;
157 u8 width = 0;
158 int ret;
159
160 if (clk_mux_flags & CLK_MUX_HIWORD_MASK) {
161 width = fls(mask) - ffs(mask) + 1;
162 if (width + shift > 16) {
163 pr_err("mux value exceeds LOWORD field\n");
164 return ERR_PTR(-EINVAL);
165 }
166 }
167
168 /* allocate the mux */
169 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
170 if (!mux)
171 return ERR_PTR(-ENOMEM);
172
173 /* U-boot specific assignments */
174 mux->parent_names = parent_names;
175 mux->num_parents = num_parents;
176
177 /* struct clk_mux assignments */
178 mux->reg = reg;
179 mux->shift = shift;
180 mux->mask = mask;
181 mux->flags = clk_mux_flags;
182 mux->table = table;
Lukasz Majewski669b7732019-06-24 15:50:49 +0200183#if CONFIG_IS_ENABLED(SANDBOX_CLK_CCF)
184 mux->io_mux_val = *(u32 *)reg;
185#endif
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200186
187 clk = &mux->clk;
Dario Binacchi1a62dc12020-04-13 14:36:27 +0200188 clk->flags = flags;
Lukasz Majewski4de44bb2019-06-24 15:50:45 +0200189
190 /*
191 * Read the current mux setup - so we assign correct parent.
192 *
193 * Changing parent would require changing internals of udevice struct
194 * for the corresponding clock (to do that define .set_parent() method.
195 */
196 ret = clk_register(clk, UBOOT_DM_CLK_CCF_MUX, name,
197 parent_names[clk_mux_get_parent(clk)]);
198 if (ret) {
199 kfree(mux);
200 return ERR_PTR(ret);
201 }
202
203 return clk;
204}
205
206struct clk *clk_register_mux_table(struct device *dev, const char *name,
207 const char * const *parent_names, u8 num_parents,
208 unsigned long flags,
209 void __iomem *reg, u8 shift, u32 mask,
210 u8 clk_mux_flags, u32 *table)
211{
212 struct clk *clk;
213
214 clk = clk_hw_register_mux_table(dev, name, parent_names, num_parents,
215 flags, reg, shift, mask, clk_mux_flags,
216 table);
217 if (IS_ERR(clk))
218 return ERR_CAST(clk);
219 return clk;
220}
221
222struct clk *clk_register_mux(struct device *dev, const char *name,
223 const char * const *parent_names, u8 num_parents,
224 unsigned long flags,
225 void __iomem *reg, u8 shift, u8 width,
226 u8 clk_mux_flags)
227{
228 u32 mask = BIT(width) - 1;
229
230 return clk_register_mux_table(dev, name, parent_names, num_parents,
231 flags, reg, shift, mask, clk_mux_flags,
232 NULL);
233}
234
235U_BOOT_DRIVER(ccf_clk_mux) = {
236 .name = UBOOT_DM_CLK_CCF_MUX,
237 .id = UCLASS_CLK,
238 .ops = &clk_mux_ops,
239 .flags = DM_FLAG_PRE_RELOC,
240};