blob: ed8ba10c9328e1db2e285c6196bf355e891ae1a0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seecca9f452013-12-30 18:26:14 -06002/*
3 * (C) Copyright 2013 Altera Corporation <www.altera.com>
Chin Liang Seecca9f452013-12-30 18:26:14 -06004 */
5
6#include <common.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06007#include <asm/arch/clock_manager.h>
8#include <asm/arch/system_manager.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +01009#include <dm.h>
10#include <dwmmc.h>
11#include <errno.h>
12#include <fdtdec.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090013#include <linux/libfdt.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010014#include <linux/err.h>
15#include <malloc.h>
Ley Foon Tan5a694d02018-06-14 18:45:21 +080016#include <reset.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010017
18DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seecca9f452013-12-30 18:26:14 -060019
20static const struct socfpga_clock_manager *clock_manager_base =
21 (void *)SOCFPGA_CLKMGR_ADDRESS;
22static const struct socfpga_system_manager *system_manager_base =
23 (void *)SOCFPGA_SYSMGR_ADDRESS;
24
Simon Glassa3a43202016-07-05 17:10:16 -060025struct socfpga_dwmci_plat {
26 struct mmc_config cfg;
27 struct mmc mmc;
28};
29
Marek Vasutae66f3c2015-11-30 20:41:04 +010030/* socfpga implmentation specific driver private data */
Chin Liang See48e7bf92015-11-26 09:43:43 +080031struct dwmci_socfpga_priv_data {
Marek Vasutae66f3c2015-11-30 20:41:04 +010032 struct dwmci_host host;
33 unsigned int drvsel;
34 unsigned int smplsel;
Chin Liang See48e7bf92015-11-26 09:43:43 +080035};
36
Ley Foon Tan5a694d02018-06-14 18:45:21 +080037static void socfpga_dwmci_reset(struct udevice *dev)
38{
39 struct reset_ctl_bulk reset_bulk;
40 int ret;
41
42 ret = reset_get_bulk(dev, &reset_bulk);
43 if (ret) {
44 dev_warn(dev, "Can't get reset: %d\n", ret);
45 return;
46 }
47
48 reset_deassert_bulk(&reset_bulk);
49}
50
Chin Liang See48e7bf92015-11-26 09:43:43 +080051static void socfpga_dwmci_clksel(struct dwmci_host *host)
52{
53 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060054 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
55 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seecca9f452013-12-30 18:26:14 -060056
57 /* Disable SDMMC clock. */
Pavel Machek91c2f8f2014-07-19 23:57:59 +020058 clrbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seecca9f452013-12-30 18:26:14 -060059 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
60
Chin Liang See48e7bf92015-11-26 09:43:43 +080061 debug("%s: drvsel %d smplsel %d\n", __func__,
62 priv->drvsel, priv->smplsel);
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060063 writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
Chin Liang Seecca9f452013-12-30 18:26:14 -060064
65 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
66 readl(&system_manager_base->sdmmcgrp_ctrl));
67
68 /* Enable SDMMC clock */
Pavel Machek91c2f8f2014-07-19 23:57:59 +020069 setbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seecca9f452013-12-30 18:26:14 -060070 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
71}
72
Marek Vasutae66f3c2015-11-30 20:41:04 +010073static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
Chin Liang Seecca9f452013-12-30 18:26:14 -060074{
Marek Vasut17497232015-07-25 10:48:14 +020075 /* FIXME: probe from DT eventually too/ */
76 const unsigned long clk = cm_get_mmc_controller_clk_hz();
77
Marek Vasutae66f3c2015-11-30 20:41:04 +010078 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
79 struct dwmci_host *host = &priv->host;
80 int fifo_depth;
Pavel Machek51d21132014-09-08 14:08:45 +020081
82 if (clk == 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010083 printf("DWMMC: MMC clock is zero!");
Marek Vasut17497232015-07-25 10:48:14 +020084 return -EINVAL;
Chin Liang Seecca9f452013-12-30 18:26:14 -060085 }
86
Simon Glassdd79d6e2017-01-17 16:52:55 -070087 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +010088 "fifo-depth", 0);
Marek Vasut17497232015-07-25 10:48:14 +020089 if (fifo_depth < 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010090 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut17497232015-07-25 10:48:14 +020091 return -EINVAL;
92 }
93
Marek Vasutae66f3c2015-11-30 20:41:04 +010094 host->name = dev->name;
Simon Glassba1dea42017-05-17 17:18:05 -060095 host->ioaddr = (void *)devfdt_get_addr(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -070096 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +010097 "bus-width", 4);
Chin Liang Seecca9f452013-12-30 18:26:14 -060098 host->clksel = socfpga_dwmci_clksel;
Marek Vasutae66f3c2015-11-30 20:41:04 +010099
100 /*
101 * TODO(sjg@chromium.org): Remove the need for this hack.
102 * We only have one dwmmc block on gen5 SoCFPGA.
103 */
104 host->dev_index = 0;
Marek Vasut17497232015-07-25 10:48:14 +0200105 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
Pavel Machek51d21132014-09-08 14:08:45 +0200106 host->bus_hz = clk;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600107 host->fifoth_val = MSIZE(0x2) |
Marek Vasut17497232015-07-25 10:48:14 +0200108 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700109 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100110 "drvsel", 3);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700111 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100112 "smplsel", 0);
Chin Liang See48e7bf92015-11-26 09:43:43 +0800113 host->priv = priv;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600114
Marek Vasutae66f3c2015-11-30 20:41:04 +0100115 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600116}
117
Marek Vasutae66f3c2015-11-30 20:41:04 +0100118static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut17497232015-07-25 10:48:14 +0200119{
Simon Glassa3a43202016-07-05 17:10:16 -0600120#ifdef CONFIG_BLK
121 struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
122#endif
Marek Vasutae66f3c2015-11-30 20:41:04 +0100123 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
124 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
125 struct dwmci_host *host = &priv->host;
Simon Glassa3a43202016-07-05 17:10:16 -0600126
Ley Foon Tan5a694d02018-06-14 18:45:21 +0800127 socfpga_dwmci_reset(dev);
128
Simon Glassa3a43202016-07-05 17:10:16 -0600129#ifdef CONFIG_BLK
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900130 dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
Simon Glassa3a43202016-07-05 17:10:16 -0600131 host->mmc = &plat->mmc;
132#else
Marek Vasutae66f3c2015-11-30 20:41:04 +0100133 int ret;
Marek Vasut17497232015-07-25 10:48:14 +0200134
Marek Vasutae66f3c2015-11-30 20:41:04 +0100135 ret = add_dwmci(host, host->bus_hz, 400000);
136 if (ret)
137 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600138#endif
139 host->mmc->priv = &priv->host;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100140 upriv->mmc = host->mmc;
Simon Glass77ca42b2016-05-01 13:52:34 -0600141 host->mmc->dev = dev;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100142
Patrick Bruenn3eab2202018-03-06 09:07:23 +0100143 return dwmci_probe(dev);
Marek Vasut17497232015-07-25 10:48:14 +0200144}
145
Simon Glassa3a43202016-07-05 17:10:16 -0600146static int socfpga_dwmmc_bind(struct udevice *dev)
147{
148#ifdef CONFIG_BLK
149 struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
150 int ret;
151
152 ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
153 if (ret)
154 return ret;
155#endif
156
157 return 0;
158}
159
Marek Vasutae66f3c2015-11-30 20:41:04 +0100160static const struct udevice_id socfpga_dwmmc_ids[] = {
161 { .compatible = "altr,socfpga-dw-mshc" },
162 { }
163};
Marek Vasut17497232015-07-25 10:48:14 +0200164
Marek Vasutae66f3c2015-11-30 20:41:04 +0100165U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
166 .name = "socfpga_dwmmc",
167 .id = UCLASS_MMC,
168 .of_match = socfpga_dwmmc_ids,
169 .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
Sylvain Lesne7083f912016-10-24 18:24:37 +0200170 .ops = &dm_dwmci_ops,
Simon Glassa3a43202016-07-05 17:10:16 -0600171 .bind = socfpga_dwmmc_bind,
Marek Vasutae66f3c2015-11-30 20:41:04 +0100172 .probe = socfpga_dwmmc_probe,
173 .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
Sylvain Lesne7083f912016-10-24 18:24:37 +0200174 .platdata_auto_alloc_size = sizeof(struct socfpga_dwmci_plat),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100175};