Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2006-2009 |
| 3 | * Texas Instruments Incorporated. |
| 4 | * Richard Woodruff <r-woodruff2@ti.com> |
| 5 | * Syed Mohammed Khasim <x0khasim@ti.com> |
| 6 | * Nishanth Menon <nm@ti.com> |
| 7 | * |
| 8 | * Configuration settings for the 3430 TI SDP3430 board. |
| 9 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 10 | * SPDX-License-Identifier: GPL-2.0+ |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
| 16 | /* TODO: REMOVE THE FOLLOWING |
| 17 | * Retained the following till size.h is removed in u-boot |
| 18 | */ |
Alexey Brodkin | 267d8e2 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 19 | #include <linux/sizes.h> |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 20 | /* |
| 21 | * High Level Configuration Options |
| 22 | */ |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 23 | #define CONFIG_OMAP 1 /* in a TI OMAP core */ |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 24 | #define CONFIG_OMAP3_3430SDP 1 /* working with SDP Rev2 */ |
Lokesh Vutla | 5605505 | 2013-07-30 11:36:30 +0530 | [diff] [blame] | 25 | #define CONFIG_OMAP_COMMON |
Nishanth Menon | 3e46e3e | 2015-03-09 17:12:08 -0500 | [diff] [blame] | 26 | /* Common ARM Erratas */ |
| 27 | #define CONFIG_ARM_ERRATA_454179 |
| 28 | #define CONFIG_ARM_ERRATA_430973 |
| 29 | #define CONFIG_ARM_ERRATA_621766 |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 30 | |
Vaibhav Hiremath | 558d23d | 2010-06-07 15:20:34 -0400 | [diff] [blame] | 31 | #define CONFIG_SDRC /* The chip has SDRC controller */ |
| 32 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 33 | #include <asm/arch/cpu.h> /* get chip and board defs */ |
Nishanth Menon | fa96c96 | 2015-03-09 17:12:04 -0500 | [diff] [blame] | 34 | #include <asm/arch/omap.h> |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 35 | |
| 36 | /* |
| 37 | * NOTE: these #defines presume standard SDP jumper settings. |
| 38 | * In particular: |
| 39 | * - 26 MHz clock (not 19.2 or 38.4 MHz) |
| 40 | * - Boot from 128MB NOR, not NAND or OneNAND |
| 41 | * |
| 42 | * At this writing, OMAP3 U-Boot support doesn't permit concurrent |
| 43 | * support for all the flash types the board supports. |
| 44 | */ |
| 45 | #define CONFIG_DISPLAY_CPUINFO 1 |
| 46 | #define CONFIG_DISPLAY_BOARDINFO 1 |
| 47 | |
| 48 | /* Clock Defines */ |
| 49 | #define V_OSCK 26000000 /* Clock output from T2 */ |
| 50 | #define V_SCLK (V_OSCK >> 1) |
| 51 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 52 | #define CONFIG_MISC_INIT_R |
| 53 | |
| 54 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 55 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 56 | #define CONFIG_INITRD_TAG 1 |
| 57 | #define CONFIG_REVISION_TAG 1 |
| 58 | |
Grant Likely | 100b849 | 2011-03-28 09:59:07 +0000 | [diff] [blame] | 59 | #define CONFIG_OF_LIBFDT 1 |
| 60 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 61 | /* |
| 62 | * Size of malloc() pool |
| 63 | * Total Size Environment - 256k |
| 64 | * Malloc - add 256k |
| 65 | */ |
| 66 | #define CONFIG_ENV_SIZE (256 << 10) |
| 67 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10)) |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 68 | |
| 69 | /*--------------------------------------------------------------------------*/ |
| 70 | |
| 71 | /* |
| 72 | * Hardware drivers |
| 73 | */ |
| 74 | |
| 75 | /* |
| 76 | * TWL4030 |
| 77 | */ |
| 78 | #define CONFIG_TWL4030_POWER 1 |
| 79 | |
| 80 | /* |
| 81 | * serial port - NS16550 compatible |
| 82 | */ |
| 83 | #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ |
| 84 | |
| 85 | #define CONFIG_SYS_NS16550 |
| 86 | #define CONFIG_SYS_NS16550_SERIAL |
| 87 | #define CONFIG_SYS_NS16550_REG_SIZE (-4) |
| 88 | #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK |
| 89 | |
| 90 | /* Original SDP u-boot used UART1 and thus J8 (innermost); that can be |
| 91 | * swapped with UART2 via jumpering. Downsides of using J8: it doesn't |
| 92 | * support UART boot (that's only for UART3); it prevents sharing a Linux |
| 93 | * kernel (LL_DEBUG_UART3) or filesystem (getty ttyS2) with most boards. |
| 94 | * |
| 95 | * UART boot uses UART3 on J9, and the SDP user's guide says to use |
| 96 | * that for console. Downsides of using J9: you can't use IRDA too; |
| 97 | * since UART3 isn't in the CORE power domain, it may be a bit less |
| 98 | * usable in certain PM-sensitive debug scenarios. |
| 99 | */ |
| 100 | #undef CONSOLE_J9 /* else J8/UART1 (innermost) */ |
| 101 | |
| 102 | #ifdef CONSOLE_J9 |
| 103 | #define CONFIG_CONS_INDEX 3 |
| 104 | #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 |
| 105 | #define CONFIG_SERIAL3 3 /* UART3 */ |
| 106 | #else |
| 107 | #define CONFIG_CONS_INDEX 1 |
| 108 | #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1 |
| 109 | #define CONFIG_SERIAL1 1 /* UART1 */ |
| 110 | #endif |
| 111 | |
| 112 | #define CONFIG_ENV_OVERWRITE |
| 113 | #define CONFIG_BAUDRATE 115200 |
| 114 | #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ |
| 115 | 115200} |
| 116 | |
| 117 | /* |
| 118 | * I2C for power management setup |
| 119 | */ |
Heiko Schocher | f53f2b8 | 2013-10-22 11:03:18 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_I2C |
| 121 | #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 |
| 122 | #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 |
| 123 | #define CONFIG_SYS_I2C_OMAP34XX |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 124 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 125 | /* OMITTED: single 1 Gbit MT29F1G NAND flash */ |
| 126 | |
| 127 | /* |
| 128 | * NOR boot support - single 1 Gbit PF48F6000M0 Strataflash |
| 129 | */ |
| 130 | #define CONFIG_SYS_FLASH_BASE 0x10000000 |
| 131 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ |
| 132 | #define CONFIG_SYS_FLASH_CFI 1 /* use CFI geometry data */ |
| 133 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* ~10x faster writes */ |
| 134 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware sector protection */ |
| 135 | #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* flinfo 'E' for empty */ |
| 136 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} |
| 137 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ |
| 138 | |
| 139 | #define CONFIG_SYS_FLASH_CFI_WIDTH 2 |
| 140 | #define PHYS_FLASH_SIZE (128 << 20) |
| 141 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors on one chip */ |
| 142 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 143 | /* OMITTED: single 2 Gbit KFM2G16 OneNAND flash */ |
| 144 | |
| 145 | #define CONFIG_ENV_IS_IN_FLASH 1 |
| 146 | #define CONFIG_SYS_ENV_SECT_SIZE (256 << 10) |
| 147 | #define CONFIG_ENV_OFFSET CONFIG_SYS_ENV_SECT_SIZE |
| 148 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_ENV_SECT_SIZE) |
| 149 | /*--------------------------------------------------------------------------*/ |
| 150 | |
| 151 | /* commands to include */ |
| 152 | #include <config_cmd_default.h> |
| 153 | |
| 154 | /* Enabled commands */ |
| 155 | #define CONFIG_CMD_DHCP /* DHCP Support */ |
| 156 | #define CONFIG_CMD_EXT2 /* EXT2 Support */ |
| 157 | #define CONFIG_CMD_FAT /* FAT support */ |
| 158 | #define CONFIG_CMD_I2C /* I2C serial bus support */ |
| 159 | #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ |
| 160 | #define CONFIG_CMD_MMC /* MMC support */ |
| 161 | #define CONFIG_CMD_NET |
| 162 | |
| 163 | /* Disabled commands */ |
| 164 | #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ |
| 165 | #undef CONFIG_CMD_IMLS /* List all found images */ |
| 166 | |
| 167 | /*--------------------------------------------------------------------------*/ |
| 168 | /* |
| 169 | * MMC boot support |
| 170 | */ |
| 171 | |
| 172 | #if defined(CONFIG_CMD_MMC) |
Tom Rini | 286dae3 | 2011-09-03 21:52:21 -0400 | [diff] [blame] | 173 | #define CONFIG_GENERIC_MMC 1 |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 174 | #define CONFIG_MMC 1 |
Tom Rini | 286dae3 | 2011-09-03 21:52:21 -0400 | [diff] [blame] | 175 | #define CONFIG_OMAP_HSMMC 1 |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 176 | #define CONFIG_DOS_PARTITION 1 |
| 177 | #endif |
| 178 | |
| 179 | /*---------------------------------------------------------------------------- |
| 180 | * SMSC9115 Ethernet from SMSC9118 family |
| 181 | *---------------------------------------------------------------------------- |
| 182 | */ |
| 183 | #if defined(CONFIG_CMD_NET) |
| 184 | |
Nishanth Menon | 03542c0 | 2009-10-16 00:06:36 -0500 | [diff] [blame] | 185 | #define CONFIG_LAN91C96 |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 186 | #define CONFIG_LAN91C96_BASE DEBUG_BASE |
| 187 | #define CONFIG_LAN91C96_EXT_PHY |
| 188 | |
| 189 | #define CONFIG_BOOTP_SEND_HOSTNAME |
| 190 | /* |
| 191 | * BOOTP fields |
| 192 | */ |
| 193 | #define CONFIG_BOOTP_SUBNETMASK 0x00000001 |
| 194 | #define CONFIG_BOOTP_GATEWAY 0x00000002 |
| 195 | #define CONFIG_BOOTP_HOSTNAME 0x00000004 |
| 196 | #define CONFIG_BOOTP_BOOTPATH 0x00000010 |
| 197 | #endif /* (CONFIG_CMD_NET) */ |
| 198 | |
| 199 | /* |
| 200 | * Environment setup |
| 201 | * |
| 202 | * Default boot order: mmc bootscript, MMC uImage, NOR image. |
| 203 | * Network booting environment must be configured at site. |
| 204 | */ |
| 205 | |
| 206 | /* allow overwriting serial config and ethaddr */ |
| 207 | #define CONFIG_ENV_OVERWRITE |
| 208 | |
| 209 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 210 | "loadaddr=0x82000000\0" \ |
| 211 | "console=ttyS0,115200n8\0" \ |
| 212 | "mmcargs=setenv bootargs console=${console} " \ |
| 213 | "root=/dev/mmcblk0p2 rw " \ |
| 214 | "rootfstype=ext3 rootwait\0" \ |
| 215 | "norargs=setenv bootargs console=${console} " \ |
| 216 | "root=/dev/mtdblock3 rw " \ |
| 217 | "rootfstype=jffs2\0" \ |
| 218 | "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ |
| 219 | "bootscript=echo Running bootscript from MMC/SD ...; " \ |
| 220 | "autoscr ${loadaddr}\0" \ |
| 221 | "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ |
| 222 | "mmcboot=echo Booting from MMC/SD ...; " \ |
| 223 | "run mmcargs; " \ |
| 224 | "bootm ${loadaddr}\0" \ |
| 225 | "norboot=echo Booting from NOR ...; " \ |
| 226 | "run norargs; " \ |
| 227 | "bootm 0x80000\0" \ |
| 228 | |
| 229 | #define CONFIG_BOOTCOMMAND \ |
| 230 | "if mmcinit; then " \ |
| 231 | "if run loadbootscript; then " \ |
| 232 | "run bootscript; " \ |
| 233 | "else " \ |
| 234 | "if run loaduimage; then " \ |
| 235 | "run mmcboot; " \ |
| 236 | "else run norboot; " \ |
| 237 | "fi; " \ |
| 238 | "fi; " \ |
| 239 | "else run norboot; fi" |
| 240 | |
| 241 | #define CONFIG_AUTO_COMPLETE 1 |
| 242 | |
| 243 | /*--------------------------------------------------------------------------*/ |
| 244 | |
| 245 | /* |
| 246 | * Miscellaneous configurable options |
| 247 | */ |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 248 | |
| 249 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 250 | #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
Robert P. J. Day | 23f5a2d | 2009-12-12 12:10:33 -0500 | [diff] [blame] | 251 | #define CONFIG_SYS_PROMPT "OMAP34XX SDP # " |
Vaibhav Hiremath | e183290 | 2011-09-03 21:24:19 -0400 | [diff] [blame] | 252 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 253 | /* Print Buffer Size */ |
| 254 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ |
| 255 | sizeof(CONFIG_SYS_PROMPT) + 16) |
| 256 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 257 | /* Boot Argument Buffer Size */ |
| 258 | #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) |
| 259 | |
| 260 | /* SDRAM Test range - start at 16 meg boundary -ends at 32Meg - |
| 261 | * a basic sanity check ONLY |
| 262 | * IF you would like to increase coverage, increase the end address |
| 263 | * or run the test with custom options |
| 264 | */ |
| 265 | #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x01000000) |
| 266 | #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + (32 << 20)) |
| 267 | |
| 268 | /* Default load address */ |
| 269 | #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) |
| 270 | |
| 271 | /*--------------------------------------------------------------------------*/ |
| 272 | |
| 273 | /* |
| 274 | * 3430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by |
| 275 | * 32KHz clk, or from external sig. This rate is divided by a local divisor. |
| 276 | */ |
| 277 | #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) |
| 278 | #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 279 | |
Dirk Behme | d834b01 | 2010-11-30 11:10:40 -0500 | [diff] [blame] | 280 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 281 | #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 |
| 282 | #define CONFIG_SYS_INIT_RAM_SIZE 0x800 |
| 283 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 284 | CONFIG_SYS_INIT_RAM_SIZE - \ |
| 285 | GENERATED_GBL_DATA_SIZE) |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 286 | /* |
| 287 | * SDRAM Memory Map |
| 288 | */ |
| 289 | #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ |
| 290 | #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 291 | #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 |
| 292 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 293 | /*--------------------------------------------------------------------------*/ |
| 294 | |
| 295 | /* |
| 296 | * NOR FLASH usage ... default nCS0: |
| 297 | * - one 256KB sector for U-Boot |
| 298 | * - one 256KB sector for its parameters (not all used) |
| 299 | * - eight sectors (2 MB) for kernel |
| 300 | * - rest for JFFS2 |
| 301 | */ |
| 302 | |
| 303 | /* Monitor at start of flash */ |
| 304 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 305 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) |
| 306 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 307 | /* |
| 308 | * NAND FLASH usage ... default nCS1: |
| 309 | * - four 128KB sectors for X-Loader |
| 310 | * - four 128KB sectors for U-Boot |
| 311 | * - two 128KB sector for its parameters |
| 312 | * - 32 sectors (4 MB) for kernel |
| 313 | * - rest for filesystem |
| 314 | */ |
| 315 | |
| 316 | /* |
| 317 | * OneNAND FLASH usage ... default nCS2: |
| 318 | * - four 128KB sectors for X-Loader |
| 319 | * - two 128KB sectors for U-Boot |
| 320 | * - one 128KB sector for its parameters |
| 321 | * - sixteen sectors (2 MB) for kernel |
| 322 | * - rest for filesystem |
| 323 | */ |
| 324 | |
Aneesh V | fa5c07a | 2011-11-21 23:38:59 +0000 | [diff] [blame] | 325 | #define CONFIG_SYS_CACHELINE_SIZE 64 |
| 326 | |
Tom Rix | c5a5135 | 2009-10-17 12:41:06 -0500 | [diff] [blame] | 327 | #endif /* __CONFIG_H */ |