blob: 386781da03111f4db2a30a2ae576174afc4698cd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -05002/*
Jerry Huanged413672011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lu4cc119b2019-05-23 11:05:46 +08004 * Copyright 2019 NXP Semiconductors
Andy Fleminge52ffb82008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Simon Glass63334482019-11-14 12:57:39 -070015#include <cpu_func.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090016#include <errno.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040017#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050018#include <mmc.h>
19#include <part.h>
20#include <malloc.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040022#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050023#include <asm/io.h>
Peng Fana4d36f72016-03-25 14:16:56 +080024#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070025#include <dm/device_compat.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050026
Andy Fleminge52ffb82008-10-30 16:47:16 -050027DECLARE_GLOBAL_DATA_PTR;
28
29struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080030 uint dsaddr; /* SDMA system address register */
31 uint blkattr; /* Block attributes register */
32 uint cmdarg; /* Command argument register */
33 uint xfertyp; /* Transfer type register */
34 uint cmdrsp0; /* Command response 0 register */
35 uint cmdrsp1; /* Command response 1 register */
36 uint cmdrsp2; /* Command response 2 register */
37 uint cmdrsp3; /* Command response 3 register */
38 uint datport; /* Buffer data port register */
39 uint prsstat; /* Present state register */
40 uint proctl; /* Protocol control register */
41 uint sysctl; /* System Control Register */
42 uint irqstat; /* Interrupt status register */
43 uint irqstaten; /* Interrupt status enable register */
44 uint irqsigen; /* Interrupt signal enable register */
45 uint autoc12err; /* Auto CMD error status register */
46 uint hostcapblt; /* Host controller capabilities register */
47 uint wml; /* Watermark level register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080048 char reserved1[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080049 uint fevt; /* Force event register */
50 uint admaes; /* ADMA error status register */
51 uint adsaddr; /* ADMA system address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080052 char reserved2[160];
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080053 uint hostver; /* Host controller version register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080054 char reserved3[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080055 uint dmaerraddr; /* DMA error address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080056 char reserved4[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080057 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080058 char reserved5[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080059 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lu62b56b32019-06-21 11:42:29 +080060 char reserved6[756]; /* reserved */
61 uint esdhcctl; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050062};
63
Simon Glassfa02ca52017-07-29 11:35:21 -060064struct fsl_esdhc_plat {
65 struct mmc_config cfg;
66 struct mmc mmc;
67};
68
Peng Fana4d36f72016-03-25 14:16:56 +080069/**
70 * struct fsl_esdhc_priv
71 *
72 * @esdhc_regs: registers of the sdhc controller
73 * @sdhc_clk: Current clk of the sdhc controller
74 * @bus_width: bus width, 1bit, 4bit or 8bit
75 * @cfg: mmc config
76 * @mmc: mmc
77 * Following is used when Driver Model is enabled for MMC
78 * @dev: pointer for the device
Peng Fana4d36f72016-03-25 14:16:56 +080079 * @cd_gpio: gpio for card detection
Peng Fan01eb1c42016-06-15 10:53:02 +080080 * @wp_gpio: gpio for write protection
Peng Fana4d36f72016-03-25 14:16:56 +080081 */
82struct fsl_esdhc_priv {
83 struct fsl_esdhc *esdhc_regs;
84 unsigned int sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +080085 bool is_sdhc_per_clk;
Peng Fanc4142702018-01-21 19:00:24 +080086 unsigned int clock;
Yangbo Lu77f26322019-10-21 18:09:07 +080087#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +080088 struct mmc *mmc;
Simon Glass407025d2017-07-29 11:35:24 -060089#endif
Peng Fana4d36f72016-03-25 14:16:56 +080090 struct udevice *dev;
Peng Fana4d36f72016-03-25 14:16:56 +080091};
92
Andy Fleminge52ffb82008-10-30 16:47:16 -050093/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +000094static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -050095{
96 uint xfertyp = 0;
97
98 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +053099 xfertyp |= XFERTYP_DPSEL;
100#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
101 xfertyp |= XFERTYP_DMAEN;
102#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500103 if (data->blocks > 1) {
104 xfertyp |= XFERTYP_MSBSEL;
105 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -0600106#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
107 xfertyp |= XFERTYP_AC12EN;
108#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500109 }
110
111 if (data->flags & MMC_DATA_READ)
112 xfertyp |= XFERTYP_DTDSEL;
113 }
114
115 if (cmd->resp_type & MMC_RSP_CRC)
116 xfertyp |= XFERTYP_CCCEN;
117 if (cmd->resp_type & MMC_RSP_OPCODE)
118 xfertyp |= XFERTYP_CICEN;
119 if (cmd->resp_type & MMC_RSP_136)
120 xfertyp |= XFERTYP_RSPTYP_136;
121 else if (cmd->resp_type & MMC_RSP_BUSY)
122 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
123 else if (cmd->resp_type & MMC_RSP_PRESENT)
124 xfertyp |= XFERTYP_RSPTYP_48;
125
Jason Liubef0ff02011-03-22 01:32:31 +0000126 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
127 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lub73a3d62016-01-21 17:33:19 +0800128
Andy Fleminge52ffb82008-10-30 16:47:16 -0500129 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
130}
131
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530132#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
133/*
134 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
135 */
Simon Glass1d177d42017-07-29 11:35:17 -0600136static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
137 struct mmc_data *data)
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530138{
Peng Fana4d36f72016-03-25 14:16:56 +0800139 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530140 uint blocks;
141 char *buffer;
142 uint databuf;
143 uint size;
144 uint irqstat;
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100145 ulong start;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530146
147 if (data->flags & MMC_DATA_READ) {
148 blocks = data->blocks;
149 buffer = data->dest;
150 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100151 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530152 size = data->blocksize;
153 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100154 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
155 if (get_timer(start) > PIO_TIMEOUT) {
156 printf("\nData Read Failed in PIO Mode.");
157 return;
158 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530159 }
160 while (size && (!(irqstat & IRQSTAT_TC))) {
161 udelay(100); /* Wait before last byte transfer complete */
162 irqstat = esdhc_read32(&regs->irqstat);
163 databuf = in_le32(&regs->datport);
164 *((uint *)buffer) = databuf;
165 buffer += 4;
166 size -= 4;
167 }
168 blocks--;
169 }
170 } else {
171 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200172 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530173 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100174 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530175 size = data->blocksize;
176 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100177 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
178 if (get_timer(start) > PIO_TIMEOUT) {
179 printf("\nData Write Failed in PIO Mode.");
180 return;
181 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530182 }
183 while (size && (!(irqstat & IRQSTAT_TC))) {
184 udelay(100); /* Wait before last byte transfer complete */
185 databuf = *((uint *)buffer);
186 buffer += 4;
187 size -= 4;
188 irqstat = esdhc_read32(&regs->irqstat);
189 out_le32(&regs->datport, databuf);
190 }
191 blocks--;
192 }
193 }
194}
195#endif
196
Simon Glass1d177d42017-07-29 11:35:17 -0600197static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
198 struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500199{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500200 int timeout;
Peng Fana4d36f72016-03-25 14:16:56 +0800201 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu62b56b32019-06-21 11:42:29 +0800202#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700203 dma_addr_t addr;
204#endif
Wolfgang Denka40545c2010-05-09 23:52:59 +0200205 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500206
207 wml_value = data->blocksize/4;
208
209 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530210 if (wml_value > WML_RD_WML_MAX)
211 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500212
Roy Zange5853af2010-02-09 18:23:33 +0800213 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li33a56b12014-02-20 18:00:57 +0800214#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu62b56b32019-06-21 11:42:29 +0800215#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700216 addr = virt_to_phys((void *)(data->dest));
217 if (upper_32_bits(addr))
218 printf("Error found for upper 32 bits\n");
219 else
220 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
221#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100222 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li33a56b12014-02-20 18:00:57 +0800223#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700224#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500225 } else {
Ye.Li33a56b12014-02-20 18:00:57 +0800226#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelson30e9cad2012-04-25 14:28:48 +0000227 flush_dcache_range((ulong)data->src,
228 (ulong)data->src+data->blocks
229 *data->blocksize);
Ye.Li33a56b12014-02-20 18:00:57 +0800230#endif
Priyanka Jain02449632011-02-09 09:24:10 +0530231 if (wml_value > WML_WR_WML_MAX)
232 wml_value = WML_WR_WML_MAX_VAL;
Yangbo Luf3bcc832019-10-31 18:54:25 +0800233
234 if (!(esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL)) {
235 printf("Can not write to locked SD card.\n");
236 return -EINVAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500237 }
Roy Zange5853af2010-02-09 18:23:33 +0800238
239 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
240 wml_value << 16);
Ye.Li33a56b12014-02-20 18:00:57 +0800241#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu62b56b32019-06-21 11:42:29 +0800242#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700243 addr = virt_to_phys((void *)(data->src));
244 if (upper_32_bits(addr))
245 printf("Error found for upper 32 bits\n");
246 else
247 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
248#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100249 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li33a56b12014-02-20 18:00:57 +0800250#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700251#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500252 }
253
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100254 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500255
256 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530257 /*
258 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
259 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
260 * So, Number of SD Clock cycles for 0.25sec should be minimum
261 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500262 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530263 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500264 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530265 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500266 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530267 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500268 * => timeout + 13 = log2(mmc->clock/4) + 1
269 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800270 *
271 * However, the MMC spec "It is strongly recommended for hosts to
272 * implement more than 500ms timeout value even if the card
273 * indicates the 250ms maximum busy length." Even the previous
274 * value of 300ms is known to be insufficient for some cards.
275 * So, we use
276 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530277 */
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800278 timeout = fls(mmc->clock/2);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500279 timeout -= 13;
280
281 if (timeout > 14)
282 timeout = 14;
283
284 if (timeout < 0)
285 timeout = 0;
286
Kumar Gala9a878d52011-01-29 15:36:10 -0600287#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
288 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
289 timeout++;
290#endif
291
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800292#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
293 timeout = 0xE;
294#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100295 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500296
297 return 0;
298}
299
Eric Nelson30e9cad2012-04-25 14:28:48 +0000300static void check_and_invalidate_dcache_range
301 (struct mmc_cmd *cmd,
302 struct mmc_data *data) {
Yangbo Lud0e295d2015-03-20 19:28:31 -0700303 unsigned start = 0;
Yangbo Lue7702c62016-05-12 19:12:58 +0800304 unsigned end = 0;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000305 unsigned size = roundup(ARCH_DMA_MINALIGN,
306 data->blocks*data->blocksize);
Yangbo Lu62b56b32019-06-21 11:42:29 +0800307#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700308 dma_addr_t addr;
309
310 addr = virt_to_phys((void *)(data->dest));
311 if (upper_32_bits(addr))
312 printf("Error found for upper 32 bits\n");
313 else
314 start = lower_32_bits(addr);
Yangbo Lue7702c62016-05-12 19:12:58 +0800315#else
316 start = (unsigned)data->dest;
Yangbo Lud0e295d2015-03-20 19:28:31 -0700317#endif
Yangbo Lue7702c62016-05-12 19:12:58 +0800318 end = start + size;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000319 invalidate_dcache_range(start, end);
320}
Angelo Dureghello520a6692019-01-19 10:40:38 +0100321
Andy Fleminge52ffb82008-10-30 16:47:16 -0500322/*
323 * Sends a command out on the bus. Takes the mmc pointer,
324 * a command pointer, and an optional data pointer.
325 */
Simon Glass6aa55dc2017-07-29 11:35:18 -0600326static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
327 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500328{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500329 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500330 uint xfertyp;
331 uint irqstat;
Peng Fanc4142702018-01-21 19:00:24 +0800332 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fana4d36f72016-03-25 14:16:56 +0800333 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam7300ef52018-11-19 10:31:53 -0200334 unsigned long start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500335
Jerry Huanged413672011-01-06 23:42:19 -0600336#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
337 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
338 return 0;
339#endif
340
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100341 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500342
343 sync();
344
345 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100346 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
347 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
348 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500349
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100350 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
351 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500352
353 /* Wait at least 8 SD clock cycles before the next command */
354 /*
355 * Note: This is way more than 8 cycles, but 1ms seems to
356 * resolve timing issues with some cards
357 */
358 udelay(1000);
359
360 /* Set up for a data transfer if we have one */
361 if (data) {
Simon Glass1d177d42017-07-29 11:35:17 -0600362 err = esdhc_setup_data(priv, mmc, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500363 if(err)
364 return err;
Peng Fan9cb5e992015-06-25 10:32:26 +0800365
366 if (data->flags & MMC_DATA_READ)
367 check_and_invalidate_dcache_range(cmd, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500368 }
369
370 /* Figure out the transfer arguments */
371 xfertyp = esdhc_xfertyp(cmd, data);
372
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500373 /* Mask all irqs */
374 esdhc_write32(&regs->irqsigen, 0);
375
Andy Fleminge52ffb82008-10-30 16:47:16 -0500376 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100377 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
378 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behmed8552d62012-03-26 03:13:05 +0000379
Andy Fleminge52ffb82008-10-30 16:47:16 -0500380 /* Wait for the command to complete */
Fabio Estevam7300ef52018-11-19 10:31:53 -0200381 start = get_timer(0);
382 while (!(esdhc_read32(&regs->irqstat) & flags)) {
383 if (get_timer(start) > 1000) {
384 err = -ETIMEDOUT;
385 goto out;
386 }
387 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500388
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100389 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500390
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500391 if (irqstat & CMD_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900392 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500393 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000394 }
395
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500396 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900397 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500398 goto out;
399 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500400
Dirk Behmed8552d62012-03-26 03:13:05 +0000401 /* Workaround for ESDHC errata ENGcm03648 */
402 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800403 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000404
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800405 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000406 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
407 PRSSTAT_DAT0)) {
408 udelay(100);
409 timeout--;
410 }
411
412 if (timeout <= 0) {
413 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900414 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500415 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000416 }
417 }
418
Andy Fleminge52ffb82008-10-30 16:47:16 -0500419 /* Copy the response to the response buffer */
420 if (cmd->resp_type & MMC_RSP_136) {
421 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
422
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100423 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
424 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
425 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
426 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530427 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
428 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
429 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
430 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500431 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100432 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500433
434 /* Wait until all of the blocks are transferred */
435 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530436#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
Simon Glass1d177d42017-07-29 11:35:17 -0600437 esdhc_pio_read_write(priv, data);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530438#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500439 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100440 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500441
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500442 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900443 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500444 goto out;
445 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000446
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500447 if (irqstat & DATA_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900448 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500449 goto out;
450 }
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800451 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li33a56b12014-02-20 18:00:57 +0800452
Peng Fan9cb5e992015-06-25 10:32:26 +0800453 /*
454 * Need invalidate the dcache here again to avoid any
455 * cache-fill during the DMA operations such as the
456 * speculative pre-fetching etc.
457 */
Angelo Dureghello520a6692019-01-19 10:40:38 +0100458 if (data->flags & MMC_DATA_READ) {
Eric Nelson70e68692013-04-03 12:31:56 +0000459 check_and_invalidate_dcache_range(cmd, data);
Angelo Dureghello520a6692019-01-19 10:40:38 +0100460 }
Ye.Li33a56b12014-02-20 18:00:57 +0800461#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500462 }
463
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500464out:
465 /* Reset CMD and DATA portions on error */
466 if (err) {
467 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
468 SYSCTL_RSTC);
469 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
470 ;
471
472 if (data) {
473 esdhc_write32(&regs->sysctl,
474 esdhc_read32(&regs->sysctl) |
475 SYSCTL_RSTD);
476 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
477 ;
478 }
479 }
480
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100481 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500482
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500483 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500484}
485
Simon Glass1d177d42017-07-29 11:35:17 -0600486static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500487{
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100488 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200489 int div = 1;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200490 int pre_div = 2;
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800491 unsigned int sdhc_clk = priv->sdhc_clk;
492 u32 time_out;
493 u32 value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500494 uint clk;
495
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200496 if (clock < mmc->cfg->f_min)
497 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100498
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800499 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200500 pre_div *= 2;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500501
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800502 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200503 div++;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500504
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200505 pre_div >>= 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500506 div -= 1;
507
508 clk = (pre_div << 8) | (div << 4);
509
Kumar Gala09876a32010-03-18 15:51:05 -0500510 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100511
512 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500513
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800514 time_out = 20;
515 value = PRSSTAT_SDSTB;
516 while (!(esdhc_read32(&regs->prsstat) & value)) {
517 if (time_out == 0) {
518 printf("fsl_esdhc: Internal clock never stabilised.\n");
519 break;
520 }
521 time_out--;
522 mdelay(1);
523 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500524
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700525 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500526}
527
Simon Glass1d177d42017-07-29 11:35:17 -0600528static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu163beec2015-04-22 13:57:40 +0800529{
Peng Fana4d36f72016-03-25 14:16:56 +0800530 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu163beec2015-04-22 13:57:40 +0800531 u32 value;
532 u32 time_out;
533
534 value = esdhc_read32(&regs->sysctl);
535
536 if (enable)
537 value |= SYSCTL_CKEN;
538 else
539 value &= ~SYSCTL_CKEN;
540
541 esdhc_write32(&regs->sysctl, value);
542
543 time_out = 20;
544 value = PRSSTAT_SDSTB;
545 while (!(esdhc_read32(&regs->prsstat) & value)) {
546 if (time_out == 0) {
547 printf("fsl_esdhc: Internal clock never stabilised.\n");
548 break;
549 }
550 time_out--;
551 mdelay(1);
552 }
Peng Fanc4142702018-01-21 19:00:24 +0800553}
Yangbo Lu163beec2015-04-22 13:57:40 +0800554
Simon Glass6aa55dc2017-07-29 11:35:18 -0600555static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500556{
Peng Fana4d36f72016-03-25 14:16:56 +0800557 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500558
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800559 if (priv->is_sdhc_per_clk) {
560 /* Select to use peripheral clock */
561 esdhc_clock_control(priv, false);
562 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
563 esdhc_clock_control(priv, true);
564 }
565
Andy Fleminge52ffb82008-10-30 16:47:16 -0500566 /* Set the clock speed */
Peng Fanc4142702018-01-21 19:00:24 +0800567 if (priv->clock != mmc->clock)
568 set_sysctl(priv, mmc, mmc->clock);
569
Andy Fleminge52ffb82008-10-30 16:47:16 -0500570 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100571 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500572
573 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100574 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500575 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100576 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
577
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900578 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500579}
580
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000581static void esdhc_enable_cache_snooping(struct fsl_esdhc *regs)
582{
583#ifdef CONFIG_ARCH_MPC830X
584 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
585 sysconf83xx_t *sysconf = &immr->sysconf;
586
587 setbits_be32(&sysconf->sdhccr, 0x02000000);
588#else
589 esdhc_write32(&regs->esdhcctl, 0x00000040);
590#endif
591}
592
Simon Glass6aa55dc2017-07-29 11:35:18 -0600593static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500594{
Peng Fana4d36f72016-03-25 14:16:56 +0800595 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass0c3ef222017-07-29 11:35:20 -0600596 ulong start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500597
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100598 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200599 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100600
601 /* Wait until the controller is available */
Simon Glass0c3ef222017-07-29 11:35:20 -0600602 start = get_timer(0);
603 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
604 if (get_timer(start) > 1000)
605 return -ETIMEDOUT;
606 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500607
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000608 esdhc_enable_cache_snooping(regs);
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530609
Dirk Behmedbe67252013-07-15 15:44:29 +0200610 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500611
612 /* Set the initial clock speed */
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900613 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500614
615 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100616 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500617
618 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100619 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500620
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100621 /* Set timout to the maximum value */
622 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500623
Thierry Reding8cee4c982012-01-02 01:15:38 +0000624 return 0;
625}
626
Simon Glass6aa55dc2017-07-29 11:35:18 -0600627static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Reding8cee4c982012-01-02 01:15:38 +0000628{
Peng Fana4d36f72016-03-25 14:16:56 +0800629 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Reding8cee4c982012-01-02 01:15:38 +0000630 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500631
Haijun.Zhang05f58542014-01-10 13:52:17 +0800632#ifdef CONFIG_ESDHC_DETECT_QUIRK
633 if (CONFIG_ESDHC_DETECT_QUIRK)
634 return 1;
635#endif
Thierry Reding8cee4c982012-01-02 01:15:38 +0000636 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
637 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100638
Thierry Reding8cee4c982012-01-02 01:15:38 +0000639 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500640}
641
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800642static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
643 struct mmc_config *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500644{
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800645 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu63267b42019-10-31 18:54:21 +0800646 u32 caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500647
Wang Huanc9292132014-09-05 13:52:40 +0800648 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang39356612011-01-07 00:06:47 -0600649#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
Yangbo Lu63267b42019-10-31 18:54:21 +0800650 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
Roy Zang39356612011-01-07 00:06:47 -0600651#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800652#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu63267b42019-10-31 18:54:21 +0800653 caps |= HOSTCAPBLT_VS33;
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800654#endif
Yangbo Lu63267b42019-10-31 18:54:21 +0800655 if (caps & HOSTCAPBLT_VS18)
656 cfg->voltages |= MMC_VDD_165_195;
657 if (caps & HOSTCAPBLT_VS30)
658 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
659 if (caps & HOSTCAPBLT_VS33)
660 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000661
Simon Glassfa02ca52017-07-29 11:35:21 -0600662 cfg->name = "FSL_SDHC";
Abbas Razae6bf9772013-03-25 09:13:34 +0000663
Yangbo Lu63267b42019-10-31 18:54:21 +0800664 if (caps & HOSTCAPBLT_HSS)
Simon Glassfa02ca52017-07-29 11:35:21 -0600665 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500666
Simon Glassfa02ca52017-07-29 11:35:21 -0600667 cfg->f_min = 400000;
Peng Fanc4142702018-01-21 19:00:24 +0800668 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glassfa02ca52017-07-29 11:35:21 -0600669 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fana4d36f72016-03-25 14:16:56 +0800670}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400671
Yangbo Lub124f8a2015-04-22 13:57:00 +0800672#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
673void mmc_adapter_card_type_ident(void)
674{
675 u8 card_id;
676 u8 value;
677
678 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
679 gd->arch.sdhc_adapter = card_id;
680
681 switch (card_id) {
682 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lu81eacd62015-09-17 10:27:12 +0800683 value = QIXIS_READ(brdcfg[5]);
684 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
685 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800686 break;
687 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Luc6799ce2015-09-17 10:27:48 +0800688 value = QIXIS_READ(pwr_ctl[1]);
689 value |= QIXIS_EVDD_BY_SDHC_VS;
690 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800691 break;
692 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
693 value = QIXIS_READ(brdcfg[5]);
694 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
695 QIXIS_WRITE(brdcfg[5], value);
696 break;
697 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
698 break;
699 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
700 break;
701 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
702 break;
703 case QIXIS_ESDHC_NO_ADAPTER:
704 break;
705 default:
706 break;
707 }
708}
709#endif
710
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100711#ifdef CONFIG_OF_LIBFDT
Yangbo Lud84139c2017-01-17 10:43:54 +0800712__weak int esdhc_status_fixup(void *blob, const char *compat)
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400713{
Chenhui Zhao025eab02011-01-04 17:23:05 +0800714#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400715 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800716 do_fixup_by_compat(blob, compat, "status", "disabled",
Yangbo Lud84139c2017-01-17 10:43:54 +0800717 sizeof("disabled"), 1);
718 return 1;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400719 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800720#endif
Yangbo Lud84139c2017-01-17 10:43:54 +0800721 return 0;
722}
723
724void fdt_fixup_esdhc(void *blob, bd_t *bd)
725{
726 const char *compat = "fsl,esdhc";
727
728 if (esdhc_status_fixup(blob, compat))
729 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400730
731 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000732 gd->arch.sdhc_clk, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400733}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100734#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800735
Yangbo Lu4fc93332019-10-31 18:54:26 +0800736#if !CONFIG_IS_ENABLED(DM_MMC)
737static int esdhc_getcd(struct mmc *mmc)
738{
739 struct fsl_esdhc_priv *priv = mmc->priv;
740
741 return esdhc_getcd_common(priv);
742}
743
744static int esdhc_init(struct mmc *mmc)
745{
746 struct fsl_esdhc_priv *priv = mmc->priv;
747
748 return esdhc_init_common(priv, mmc);
749}
750
751static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
752 struct mmc_data *data)
753{
754 struct fsl_esdhc_priv *priv = mmc->priv;
755
756 return esdhc_send_cmd_common(priv, mmc, cmd, data);
757}
758
759static int esdhc_set_ios(struct mmc *mmc)
760{
761 struct fsl_esdhc_priv *priv = mmc->priv;
762
763 return esdhc_set_ios_common(priv, mmc);
764}
765
766static const struct mmc_ops esdhc_ops = {
767 .getcd = esdhc_getcd,
768 .init = esdhc_init,
769 .send_cmd = esdhc_send_cmd,
770 .set_ios = esdhc_set_ios,
771};
772
773int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
774{
775 struct fsl_esdhc_plat *plat;
776 struct fsl_esdhc_priv *priv;
777 struct mmc_config *mmc_cfg;
778 struct mmc *mmc;
779
780 if (!cfg)
781 return -EINVAL;
782
783 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
784 if (!priv)
785 return -ENOMEM;
786 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
787 if (!plat) {
788 free(priv);
789 return -ENOMEM;
790 }
791
792 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
793 priv->sdhc_clk = cfg->sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800794 if (gd->arch.sdhc_per_clk)
795 priv->is_sdhc_per_clk = true;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800796
797 mmc_cfg = &plat->cfg;
798
799 if (cfg->max_bus_width == 8) {
800 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
801 MMC_MODE_8BIT;
802 } else if (cfg->max_bus_width == 4) {
803 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
804 } else if (cfg->max_bus_width == 1) {
805 mmc_cfg->host_caps |= MMC_MODE_1BIT;
806 } else {
807 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
808 MMC_MODE_8BIT;
809 printf("No max bus width provided. Assume 8-bit supported.\n");
810 }
811
812#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
813 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
814 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
815#endif
816 mmc_cfg->ops = &esdhc_ops;
817
818 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
819
820 mmc = mmc_create(mmc_cfg, priv);
821 if (!mmc)
822 return -EIO;
823
824 priv->mmc = mmc;
825 return 0;
826}
827
828int fsl_esdhc_mmc_init(bd_t *bis)
829{
830 struct fsl_esdhc_cfg *cfg;
831
832 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
833 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800834 /* Prefer peripheral clock which provides higher frequency. */
835 if (gd->arch.sdhc_per_clk)
836 cfg->sdhc_clk = gd->arch.sdhc_per_clk;
837 else
838 cfg->sdhc_clk = gd->arch.sdhc_clk;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800839 return fsl_esdhc_initialize(bis, cfg);
840}
841#else /* DM_MMC */
Peng Fana4d36f72016-03-25 14:16:56 +0800842static int fsl_esdhc_probe(struct udevice *dev)
843{
844 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa02ca52017-07-29 11:35:21 -0600845 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800846 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800847 fdt_addr_t addr;
Simon Glass407025d2017-07-29 11:35:24 -0600848 struct mmc *mmc;
Peng Fana4d36f72016-03-25 14:16:56 +0800849
Simon Glass80e9df42017-07-29 11:35:23 -0600850 addr = dev_read_addr(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800851 if (addr == FDT_ADDR_T_NONE)
852 return -EINVAL;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000853#ifdef CONFIG_PPC
854 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
855#else
Peng Fana4d36f72016-03-25 14:16:56 +0800856 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000857#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800858 priv->dev = dev;
859
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800860 if (gd->arch.sdhc_per_clk) {
861 priv->sdhc_clk = gd->arch.sdhc_per_clk;
862 priv->is_sdhc_per_clk = true;
863 } else {
864 priv->sdhc_clk = gd->arch.sdhc_clk;
865 }
866
Yangbo Lub8626e42019-11-12 19:28:36 +0800867 if (priv->sdhc_clk <= 0) {
868 dev_err(dev, "Unable to get clk for %s\n", dev->name);
869 return -EINVAL;
Peng Fana4d36f72016-03-25 14:16:56 +0800870 }
871
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800872 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fana4d36f72016-03-25 14:16:56 +0800873
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800874 mmc_of_parse(dev, &plat->cfg);
875
Simon Glass407025d2017-07-29 11:35:24 -0600876 mmc = &plat->mmc;
877 mmc->cfg = &plat->cfg;
878 mmc->dev = dev;
Yangbo Lu4cc119b2019-05-23 11:05:46 +0800879
Simon Glass407025d2017-07-29 11:35:24 -0600880 upriv->mmc = mmc;
Peng Fana4d36f72016-03-25 14:16:56 +0800881
Simon Glass407025d2017-07-29 11:35:24 -0600882 return esdhc_init_common(priv, mmc);
Peng Fana4d36f72016-03-25 14:16:56 +0800883}
884
Simon Glass407025d2017-07-29 11:35:24 -0600885static int fsl_esdhc_get_cd(struct udevice *dev)
886{
Yangbo Lu9fed28d2019-10-31 18:54:24 +0800887 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Simon Glass407025d2017-07-29 11:35:24 -0600888 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
889
Yangbo Lu9fed28d2019-10-31 18:54:24 +0800890 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
891 return 1;
892
Simon Glass407025d2017-07-29 11:35:24 -0600893 return esdhc_getcd_common(priv);
894}
895
896static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
897 struct mmc_data *data)
898{
899 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
900 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
901
902 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
903}
904
905static int fsl_esdhc_set_ios(struct udevice *dev)
906{
907 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
908 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
909
910 return esdhc_set_ios_common(priv, &plat->mmc);
911}
912
913static const struct dm_mmc_ops fsl_esdhc_ops = {
914 .get_cd = fsl_esdhc_get_cd,
915 .send_cmd = fsl_esdhc_send_cmd,
916 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800917#ifdef MMC_SUPPORTS_TUNING
918 .execute_tuning = fsl_esdhc_execute_tuning,
919#endif
Simon Glass407025d2017-07-29 11:35:24 -0600920};
Simon Glass407025d2017-07-29 11:35:24 -0600921
Peng Fana4d36f72016-03-25 14:16:56 +0800922static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lu2a99b602016-12-07 11:54:31 +0800923 { .compatible = "fsl,esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +0800924 { /* sentinel */ }
925};
926
Simon Glass407025d2017-07-29 11:35:24 -0600927static int fsl_esdhc_bind(struct udevice *dev)
928{
929 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
930
931 return mmc_bind(dev, &plat->mmc, &plat->cfg);
932}
Simon Glass407025d2017-07-29 11:35:24 -0600933
Peng Fana4d36f72016-03-25 14:16:56 +0800934U_BOOT_DRIVER(fsl_esdhc) = {
935 .name = "fsl-esdhc-mmc",
936 .id = UCLASS_MMC,
937 .of_match = fsl_esdhc_ids,
Simon Glass407025d2017-07-29 11:35:24 -0600938 .ops = &fsl_esdhc_ops,
Simon Glass407025d2017-07-29 11:35:24 -0600939 .bind = fsl_esdhc_bind,
Peng Fana4d36f72016-03-25 14:16:56 +0800940 .probe = fsl_esdhc_probe,
Simon Glassfa02ca52017-07-29 11:35:21 -0600941 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
Peng Fana4d36f72016-03-25 14:16:56 +0800942 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
943};
944#endif