blob: 9074be80f11c7aa14ae6009b964116c51cb60387 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05002/*
3 * WindRiver SBC8349 U-Boot configuration file.
4 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
5 *
6 * Paul Gortmaker <paul.gortmaker@windriver.com>
7 * Based on the MPC8349EMDS config.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05008 */
9
10/*
11 * sbc8349 board configuration file.
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050017/*
18 * High Level Configuration Options
19 */
20#define CONFIG_E300 1 /* E300 Family */
Peter Tyser72f2d392009-05-22 17:23:25 -050021#define CONFIG_MPC834x 1 /* MPC834x family */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050022#define CONFIG_MPC8349 1 /* MPC8349 specific */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050023
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050024/* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
25#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
26
Paul Gortmaker0aaee142009-08-21 16:21:58 -050027/*
28 * The default if PCI isn't enabled, or if no PCI clk setting is given
29 * is 66MHz; this is what the board defaults to when the PCI slot is
30 * physically empty. The board will automatically (i.e w/o jumpers)
31 * clock down to 33MHz if you insert a 33MHz PCI card.
32 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020033#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050034#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
Paul Gortmaker0aaee142009-08-21 16:21:58 -050035#else /* 66M */
36#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050037#endif
38
39#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050041#define CONFIG_SYS_CLK_FREQ 33000000
42#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Paul Gortmaker0aaee142009-08-21 16:21:58 -050043#else /* 66M */
44#define CONFIG_SYS_CLK_FREQ 66000000
45#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050046#endif
47#endif
48
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_IMMR 0xE0000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050050
Joe Hershberger10c26172011-10-11 23:57:25 -050051#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
53#define CONFIG_SYS_MEMTEST_END 0x00100000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050054
55/*
56 * DDR Setup
57 */
58#undef CONFIG_DDR_ECC /* only for ECC DDR module */
59#undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
60#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
Joe Hershberger10c26172011-10-11 23:57:25 -050061#define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050062
63/*
64 * 32-bit data path mode.
65 *
66 * Please note that using this mode for devices with the real density of 64-bit
67 * effectively reduces the amount of available memory due to the effect of
68 * wrapping around while translating address to row/columns, for example in the
69 * 256MB module the upper 128MB get aliased with contents of the lower
70 * 128MB); normally this define should be used for devices with real 32-bit
71 * data path.
72 */
73#undef CONFIG_DDR_32BIT
74
Joe Hershberger10c26172011-10-11 23:57:25 -050075#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
77#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
78#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050079 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
80#define CONFIG_DDR_2T_TIMING
81
82#if defined(CONFIG_SPD_EEPROM)
83/*
84 * Determine DDR configuration from I2C interface.
85 */
86#define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
87
88#else
89/*
90 * Manually set up DDR parameters
91 * NB: manual DDR setup untested on sbc834x
92 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger5ade3902011-10-11 23:57:31 -050094#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger10c26172011-10-11 23:57:25 -050095 | CSCONFIG_ROW_BIT_13 \
96 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_DDR_TIMING_1 0x36332321
98#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger10c26172011-10-11 23:57:25 -050099#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500101
102#if defined(CONFIG_DDR_32BIT)
103/* set burst length to 8 for 32-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500104 /* DLL,normal,seq,4/2.5, 8 burst len */
105#define CONFIG_SYS_DDR_MODE 0x00000023
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500106#else
107/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500108 /* DLL,normal,seq,4/2.5, 4 burst len */
109#define CONFIG_SYS_DDR_MODE 0x00000022
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500110#endif
111#endif
112
113/*
114 * SDRAM on the Local Bus
115 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500116#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
117#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500118
119/*
120 * FLASH on the Local Bus
121 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
123#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500124
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500125#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
126 | BR_PS_16 /* 16 bit port */ \
127 | BR_MS_GPCM /* MSEL = GPCM */ \
128 | BR_V) /* valid */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500129
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500130#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
131 | OR_GPCM_XAM \
132 | OR_GPCM_CSNT \
133 | OR_GPCM_ACS_DIV2 \
134 | OR_GPCM_XACS \
135 | OR_GPCM_SCY_15 \
136 | OR_GPCM_TRLX_SET \
137 | OR_GPCM_EHTR_SET \
138 | OR_GPCM_EAD)
139 /* 0xFF806FF7 */
140
Joe Hershberger10c26172011-10-11 23:57:25 -0500141 /* window base at flash base */
142#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500143#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500144
Joe Hershberger10c26172011-10-11 23:57:25 -0500145#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
146#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#undef CONFIG_SYS_FLASH_CHECKSUM
149#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
150#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500151
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200152#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
155#define CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500156#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#undef CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500158#endif
159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger10c26172011-10-11 23:57:25 -0500161 /* Initial RAM address */
162#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
163 /* Size of used area in RAM*/
164#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500165
Joe Hershberger10c26172011-10-11 23:57:25 -0500166#define CONFIG_SYS_GBL_DATA_OFFSET \
167 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500169
Joe Hershberger10c26172011-10-11 23:57:25 -0500170#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500171#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500172
173/*
174 * Local Bus LCRR and LBCR regs
175 * LCRR: DLL bypass, Clock divider is 4
176 * External Local Bus rate is
177 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
178 */
Kim Phillips328040a2009-09-25 18:19:44 -0500179#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
180#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_LBC_LBCR 0x00000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#ifdef CONFIG_SYS_LB_SDRAM
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500186/* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
187/*
188 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500190 *
191 * For BR2, need:
192 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
193 * port-size = 32-bits = BR2[19:20] = 11
194 * no parity checking = BR2[21:22] = 00
195 * SDRAM for MSEL = BR2[24:26] = 011
196 * Valid = BR[31] = 1
197 *
198 * 0 4 8 12 16 20 24 28
199 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500200 */
201
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500202#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
203 | BR_PS_32 \
204 | BR_MS_SDRAM \
205 | BR_V)
206 /* 0xF0001861 */
207#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
208#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500209
210/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500212 *
213 * For OR2, need:
214 * 64MB mask for AM, OR2[0:7] = 1111 1100
215 * XAM, OR2[17:18] = 11
216 * 9 columns OR2[19-21] = 010
217 * 13 rows OR2[23-25] = 100
218 * EAD set for extra time OR[31] = 1
219 *
220 * 0 4 8 12 16 20 24 28
221 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
222 */
223
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500224#define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
225 | OR_SDRAM_XAM \
226 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
227 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
228 | OR_SDRAM_EAD)
229 /* 0xFC006901 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500230
Joe Hershberger10c26172011-10-11 23:57:25 -0500231 /* LB sdram refresh timer, about 6us */
232#define CONFIG_SYS_LBC_LSRT 0x32000000
233 /* LB refresh timer prescal, 266MHz/32 */
234#define CONFIG_SYS_LBC_MRTPR 0x20000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500235
Joe Hershberger10c26172011-10-11 23:57:25 -0500236#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
237 | LSDMR_BSMA1516 \
238 | LSDMR_RFCR8 \
239 | LSDMR_PRETOACT6 \
240 | LSDMR_ACTTORW3 \
241 | LSDMR_BL8 \
242 | LSDMR_WRC3 \
243 | LSDMR_CL3)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500244
245/*
246 * SDRAM Controller configuration sequence.
247 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500248#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
249#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
250#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
251#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
252#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500253#endif
254
255/*
256 * Serial Port
257 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_NS16550_SERIAL
259#define CONFIG_SYS_NS16550_REG_SIZE 1
260#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger10c26172011-10-11 23:57:25 -0500263 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500264
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
266#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500267
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500268/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200269#define CONFIG_SYS_I2C
270#define CONFIG_SYS_I2C_FSL
271#define CONFIG_SYS_FSL_I2C_SPEED 400000
272#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
273#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
274#define CONFIG_SYS_FSL_I2C2_SPEED 400000
275#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
276#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
277#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} }
Paul Gortmaker04684f72009-10-02 18:54:20 -0400278/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500279
280/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger10c26172011-10-11 23:57:25 -0500282#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger10c26172011-10-11 23:57:25 -0500284#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500285
286/*
287 * General PCI
288 * Addresses are mapped 1-1.
289 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
291#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
292#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
293#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
294#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
295#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500296#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
297#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
298#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
301#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
302#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
303#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
304#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
305#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500306#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
307#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
308#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500309
310#if defined(CONFIG_PCI)
311
312#define PCI_64BIT
313#define PCI_ONE_PCI1
314#if defined(PCI_64BIT)
315#undef PCI_ALL_PCI1
316#undef PCI_TWO_PCI1
317#undef PCI_ONE_PCI1
318#endif
319
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500320#undef CONFIG_EEPRO100
321#undef CONFIG_TULIP
322
323#if !defined(CONFIG_PCI_PNP)
324 #define PCI_ENET0_IOADDR 0xFIXME
325 #define PCI_ENET0_MEMADDR 0xFIXME
326 #define PCI_IDSEL_NUMBER 0xFIXME
327#endif
328
329#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500331
332#endif /* CONFIG_PCI */
333
334/*
335 * TSEC configuration
336 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500337
338#if defined(CONFIG_TSEC_ENET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500339
Kim Phillips177e58f2007-05-16 16:52:19 -0500340#define CONFIG_TSEC1 1
341#define CONFIG_TSEC1_NAME "TSEC0"
342#define CONFIG_TSEC2 1
343#define CONFIG_TSEC2_NAME "TSEC1"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500344#define CONFIG_PHY_BCM5421S 1
345#define TSEC1_PHY_ADDR 0x19
346#define TSEC2_PHY_ADDR 0x1a
347#define TSEC1_PHYIDX 0
348#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500349#define TSEC1_FLAGS TSEC_GIGABIT
350#define TSEC2_FLAGS TSEC_GIGABIT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500351
352/* Options are: TSEC[0-1] */
353#define CONFIG_ETHPRIME "TSEC0"
354
355#endif /* CONFIG_TSEC_ENET */
356
357/*
358 * Environment
359 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200362 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
363 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500364
365/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200366#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
367#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500368
369#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200371 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500372#endif
373
374#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500376
Jon Loeliger1f166a22007-07-04 22:30:58 -0500377/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500378 * BOOTP options
379 */
380#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500381
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500382/*
Jon Loeliger1f166a22007-07-04 22:30:58 -0500383 * Command line configuration.
384 */
Jon Loeliger1f166a22007-07-04 22:30:58 -0500385
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500386#undef CONFIG_WATCHDOG /* watchdog disabled */
387
388/*
389 * Miscellaneous configurable options
390 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500392
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500393/*
394 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700395 * have to be in the first 256 MB of memory, since this is
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500396 * the maximum mapped by the Linux kernel during initialization.
397 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500398 /* Initial Memory map for Linux*/
399#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500400
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500402
403#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500405 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
406 HRCWL_DDR_TO_SCB_CLK_1X1 |\
407 HRCWL_CSB_TO_CLKIN |\
408 HRCWL_VCO_1X2 |\
409 HRCWL_CORE_TO_CSB_2X1)
410#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500412 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
413 HRCWL_DDR_TO_SCB_CLK_1X1 |\
414 HRCWL_CSB_TO_CLKIN |\
415 HRCWL_VCO_1X4 |\
416 HRCWL_CORE_TO_CSB_3X1)
417#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200418#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500419 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
420 HRCWL_DDR_TO_SCB_CLK_1X1 |\
421 HRCWL_CSB_TO_CLKIN |\
422 HRCWL_VCO_1X4 |\
423 HRCWL_CORE_TO_CSB_2X1)
424#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500426 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
427 HRCWL_DDR_TO_SCB_CLK_1X1 |\
428 HRCWL_CSB_TO_CLKIN |\
429 HRCWL_VCO_1X4 |\
430 HRCWL_CORE_TO_CSB_1X1)
431#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500433 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
434 HRCWL_DDR_TO_SCB_CLK_1X1 |\
435 HRCWL_CSB_TO_CLKIN |\
436 HRCWL_VCO_1X4 |\
437 HRCWL_CORE_TO_CSB_1X1)
438#endif
439
440#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500442 HRCWH_PCI_HOST |\
443 HRCWH_64_BIT_PCI |\
444 HRCWH_PCI1_ARBITER_ENABLE |\
445 HRCWH_PCI2_ARBITER_DISABLE |\
446 HRCWH_CORE_ENABLE |\
447 HRCWH_FROM_0X00000100 |\
448 HRCWH_BOOTSEQ_DISABLE |\
449 HRCWH_SW_WATCHDOG_DISABLE |\
450 HRCWH_ROM_LOC_LOCAL_16BIT |\
451 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500452 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500453#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500455 HRCWH_PCI_HOST |\
456 HRCWH_32_BIT_PCI |\
457 HRCWH_PCI1_ARBITER_ENABLE |\
458 HRCWH_PCI2_ARBITER_ENABLE |\
459 HRCWH_CORE_ENABLE |\
460 HRCWH_FROM_0X00000100 |\
461 HRCWH_BOOTSEQ_DISABLE |\
462 HRCWH_SW_WATCHDOG_DISABLE |\
463 HRCWH_ROM_LOC_LOCAL_16BIT |\
464 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500465 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500466#endif
467
468/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500469#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200470#define CONFIG_SYS_SICRL SICRL_LDP_A
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500471
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger10c26172011-10-11 23:57:25 -0500473#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
474 | HID0_ENABLE_INSTRUCTION_CACHE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500475
Joe Hershberger10c26172011-10-11 23:57:25 -0500476/* #define CONFIG_SYS_HID0_FINAL (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500477 HID0_ENABLE_INSTRUCTION_CACHE |\
478 HID0_ENABLE_M_BIT |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500479 HID0_ENABLE_ADDRESS_BROADCAST) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500480
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200481#define CONFIG_SYS_HID2 HID2_HBE
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500482
Becky Bruce03ea1be2008-05-08 19:02:12 -0500483#define CONFIG_HIGH_BATS 1 /* High BATs supported */
484
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500485/* DDR @ 0x00000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500486#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500487 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500488 | BATL_MEMCOHERENCE)
489#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
490 | BATU_BL_256M \
491 | BATU_VS \
492 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500493
494/* PCI @ 0x80000000 */
495#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000496#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger10c26172011-10-11 23:57:25 -0500497#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500498 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500499 | BATL_MEMCOHERENCE)
500#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
501 | BATU_BL_256M \
502 | BATU_VS \
503 | BATU_VP)
504#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500505 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500506 | BATL_CACHEINHIBIT \
507 | BATL_GUARDEDSTORAGE)
508#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
509 | BATU_BL_256M \
510 | BATU_VS \
511 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500512#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200513#define CONFIG_SYS_IBAT1L (0)
514#define CONFIG_SYS_IBAT1U (0)
515#define CONFIG_SYS_IBAT2L (0)
516#define CONFIG_SYS_IBAT2U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500517#endif
518
519#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger10c26172011-10-11 23:57:25 -0500520#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500521 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500522 | BATL_MEMCOHERENCE)
523#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
524 | BATU_BL_256M \
525 | BATU_VS \
526 | BATU_VP)
527#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500528 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500529 | BATL_CACHEINHIBIT \
530 | BATL_GUARDEDSTORAGE)
531#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
532 | BATU_BL_256M \
533 | BATU_VS \
534 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500535#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_IBAT3L (0)
537#define CONFIG_SYS_IBAT3U (0)
538#define CONFIG_SYS_IBAT4L (0)
539#define CONFIG_SYS_IBAT4U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500540#endif
541
542/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500543#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500544 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500545 | BATL_CACHEINHIBIT \
546 | BATL_GUARDEDSTORAGE)
547#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
548 | BATU_BL_256M \
549 | BATU_VS \
550 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500551
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500552/* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
553#define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500554 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500555 | BATL_MEMCOHERENCE \
556 | BATL_GUARDEDSTORAGE)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500557#define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \
558 | BATU_BL_256M \
559 | BATU_VS \
560 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500561
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562#define CONFIG_SYS_IBAT7L (0)
563#define CONFIG_SYS_IBAT7U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500564
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200565#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
566#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
567#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
568#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
569#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
570#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
571#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
572#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
573#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
574#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
575#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
576#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
577#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
578#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
579#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
580#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500581
Jon Loeliger1f166a22007-07-04 22:30:58 -0500582#if defined(CONFIG_CMD_KGDB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500583#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500584#endif
585
586/*
587 * Environment Configuration
588 */
589#define CONFIG_ENV_OVERWRITE
590
591#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500592#define CONFIG_HAS_ETH0
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500593#define CONFIG_HAS_ETH1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500594#endif
595
Mario Six790d8442018-03-28 14:38:20 +0200596#define CONFIG_HOSTNAME "SBC8349"
Joe Hershberger257ff782011-10-13 13:03:47 +0000597#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000598#define CONFIG_BOOTFILE "uImage"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500599
Joe Hershberger10c26172011-10-11 23:57:25 -0500600 /* default location for tftp and bootm */
601#define CONFIG_LOADADDR 800000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500602
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500603#define CONFIG_EXTRA_ENV_SETTINGS \
604 "netdev=eth0\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200605 "hostname=sbc8349\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500606 "nfsargs=setenv bootargs root=/dev/nfs rw " \
607 "nfsroot=${serverip}:${rootpath}\0" \
608 "ramargs=setenv bootargs root=/dev/ram rw\0" \
609 "addip=setenv bootargs ${bootargs} " \
610 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
611 ":${hostname}:${netdev}:off panic=1\0" \
612 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
613 "flash_nfs=run nfsargs addip addtty;" \
614 "bootm ${kernel_addr}\0" \
615 "flash_self=run ramargs addip addtty;" \
616 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
617 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
618 "bootm\0" \
619 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
Paul Gortmaker80b4bb72009-07-23 17:10:55 -0400620 "update=protect off ff800000 ff83ffff; " \
Joe Hershberger10c26172011-10-11 23:57:25 -0500621 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100622 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500623 "fdtaddr=780000\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200624 "fdtfile=sbc8349.dtb\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500625 ""
626
Joe Hershberger10c26172011-10-11 23:57:25 -0500627#define CONFIG_NFSBOOTCOMMAND \
628 "setenv bootargs root=/dev/nfs rw " \
629 "nfsroot=$serverip:$rootpath " \
630 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
631 "$netdev:off " \
632 "console=$consoledev,$baudrate $othbootargs;" \
633 "tftp $loadaddr $bootfile;" \
634 "tftp $fdtaddr $fdtfile;" \
635 "bootm $loadaddr - $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500636
637#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger10c26172011-10-11 23:57:25 -0500638 "setenv bootargs root=/dev/ram rw " \
639 "console=$consoledev,$baudrate $othbootargs;" \
640 "tftp $ramdiskaddr $ramdiskfile;" \
641 "tftp $loadaddr $bootfile;" \
642 "tftp $fdtaddr $fdtfile;" \
643 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500644
645#define CONFIG_BOOTCOMMAND "run flash_self"
646
647#endif /* __CONFIG_H */