blob: f677bb9a42a98241aac71f052c1519e1a10bec24 [file] [log] [blame]
Patrice Chotarddf2e02a2019-02-19 00:37:20 +01001// SPDX-License-Identifier: GPL-2.0+
2
3#include <stm32f7-u-boot.dtsi>
4/{
5 chosen {
6 bootargs = "root=/dev/ram rdinit=/linuxrc";
7 };
8
9 aliases {
10 /* Aliases for gpios so as to use sequence */
11 gpio0 = &gpioa;
12 gpio1 = &gpiob;
13 gpio2 = &gpioc;
14 gpio3 = &gpiod;
15 gpio4 = &gpioe;
16 gpio5 = &gpiof;
17 gpio6 = &gpiog;
18 gpio7 = &gpioh;
19 gpio8 = &gpioi;
20 gpio9 = &gpioj;
21 gpio10 = &gpiok;
22 mmc0 = &sdio2;
23 spi0 = &qspi;
24 };
25
Dario Binacchi2b00e182023-11-11 11:44:36 +010026};
Yannick Fertréc898f5e2019-10-07 15:29:11 +020027
Patrice Chotarda5264332025-04-01 15:14:03 +020028&dsi {
29 clocks = <&rcc 0 STM32F7_APB2_CLOCK(DSI)>,
30 <&rcc 0 STM32F7_APB2_CLOCK(LTDC)>,
31 <&clk_hse>;
32 clock-names = "pclk", "px_clk", "ref";
Dario Binacchid57fdcb2025-04-01 09:00:52 +020033 bootph-all;
Patrice Chotarddf2e02a2019-02-19 00:37:20 +010034};
35
36&fmc {
37 /* Memory configuration from sdram datasheet MT48LC_4M32_B2B5-6A */
38 bank1: bank@0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -070039 bootph-all;
Patrice Chotarddf2e02a2019-02-19 00:37:20 +010040 st,sdram-control = /bits/ 8 <NO_COL_8
41 NO_ROW_12
42 MWIDTH_32
43 BANKS_4
44 CAS_3
45 SDCLK_2
46 RD_BURST_EN
47 RD_PIPE_DL_0>;
48 st,sdram-timing = /bits/ 8 <TMRD_2
49 TXSR_6
50 TRAS_4
51 TRC_6
52 TWR_2
53 TRP_2
54 TRCD_2>;
55 /* refcount = (64msec/total_row_sdram)*freq - 20 */
56 st,sdram-refcount = < 1542 >;
57 };
58};
59
Patrice Chotarda5264332025-04-01 15:14:03 +020060&ltdc {
61 bootph-all;
62
63 clocks = <&rcc 0 STM32F7_APB2_CLOCK(LTDC)>;
64};
65
Patrice Chotarddf2e02a2019-02-19 00:37:20 +010066&pinctrl {
67 ethernet_mii: mii@0 {
68 pins {
Patrice Chotard24dffa52019-02-19 16:49:05 +010069 pinmux = <STM32_PINMUX('G',13, AF11)>, /* ETH_RMII_TXD0 */
70 <STM32_PINMUX('G',14, AF11)>, /* ETH_RMII_TXD1 */
71 <STM32_PINMUX('G',11, AF11)>, /* ETH_RMII_TX_EN */
72 <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */
73 <STM32_PINMUX('C', 1, AF11)>, /* ETH_MDC */
74 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RMII_REF_CLK */
75 <STM32_PINMUX('A', 7, AF11)>, /* ETH_RMII_CRS_DV */
76 <STM32_PINMUX('C', 4, AF11)>, /* ETH_RMII_RXD0 */
77 <STM32_PINMUX('C', 5, AF11)>; /* ETH_RMII_RXD1 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +010078 slew-rate = <2>;
79 };
80 };
81
82 fmc_pins: fmc@0 {
83 pins {
Patrice Chotard24dffa52019-02-19 16:49:05 +010084 pinmux = <STM32_PINMUX('I',10, AF12)>, /* D31 */
85 <STM32_PINMUX('I', 9, AF12)>, /* D30 */
86 <STM32_PINMUX('I', 7, AF12)>, /* D29 */
87 <STM32_PINMUX('I', 6, AF12)>, /* D28 */
88 <STM32_PINMUX('I', 3, AF12)>, /* D27 */
89 <STM32_PINMUX('I', 2, AF12)>, /* D26 */
90 <STM32_PINMUX('I', 1, AF12)>, /* D25 */
91 <STM32_PINMUX('I', 0, AF12)>, /* D24 */
92 <STM32_PINMUX('H',15, AF12)>, /* D23 */
93 <STM32_PINMUX('H',14, AF12)>, /* D22 */
94 <STM32_PINMUX('H',13, AF12)>, /* D21 */
95 <STM32_PINMUX('H',12, AF12)>, /* D20 */
96 <STM32_PINMUX('H',11, AF12)>, /* D19 */
97 <STM32_PINMUX('H',10, AF12)>, /* D18 */
98 <STM32_PINMUX('H', 9, AF12)>, /* D17 */
99 <STM32_PINMUX('H', 8, AF12)>, /* D16 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100100
Patrice Chotard24dffa52019-02-19 16:49:05 +0100101 <STM32_PINMUX('D',10, AF12)>, /* D15 */
102 <STM32_PINMUX('D', 9, AF12)>, /* D14 */
103 <STM32_PINMUX('D', 8, AF12)>, /* D13 */
104 <STM32_PINMUX('E',15, AF12)>, /* D12 */
105 <STM32_PINMUX('E',14, AF12)>, /* D11 */
106 <STM32_PINMUX('E',13, AF12)>, /* D10 */
107 <STM32_PINMUX('E',12, AF12)>, /* D9 */
108 <STM32_PINMUX('E',11, AF12)>, /* D8 */
109 <STM32_PINMUX('E',10, AF12)>, /* D7 */
110 <STM32_PINMUX('E', 9, AF12)>, /* D6 */
111 <STM32_PINMUX('E', 8, AF12)>, /* D5 */
112 <STM32_PINMUX('E', 7, AF12)>, /* D4 */
113 <STM32_PINMUX('D', 1, AF12)>, /* D3 */
114 <STM32_PINMUX('D', 0, AF12)>, /* D2 */
115 <STM32_PINMUX('D',15, AF12)>, /* D1 */
116 <STM32_PINMUX('D',14, AF12)>, /* D0 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100117
Patrice Chotard24dffa52019-02-19 16:49:05 +0100118 <STM32_PINMUX('I', 5, AF12)>, /* NBL3 */
119 <STM32_PINMUX('I', 4, AF12)>, /* NBL2 */
120 <STM32_PINMUX('E', 1, AF12)>, /* NBL1 */
121 <STM32_PINMUX('E', 0, AF12)>, /* NBL0 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100122
Patrice Chotard24dffa52019-02-19 16:49:05 +0100123 <STM32_PINMUX('G', 5, AF12)>, /* BA1 */
124 <STM32_PINMUX('G', 4, AF12)>, /* BA0 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100125
Patrice Chotard24dffa52019-02-19 16:49:05 +0100126 <STM32_PINMUX('G', 1, AF12)>, /* A11 */
127 <STM32_PINMUX('G', 0, AF12)>, /* A10 */
128 <STM32_PINMUX('F',15, AF12)>, /* A9 */
129 <STM32_PINMUX('F',14, AF12)>, /* A8 */
130 <STM32_PINMUX('F',13, AF12)>, /* A7 */
131 <STM32_PINMUX('F',12, AF12)>, /* A6 */
132 <STM32_PINMUX('F', 5, AF12)>, /* A5 */
133 <STM32_PINMUX('F', 4, AF12)>, /* A4 */
134 <STM32_PINMUX('F', 3, AF12)>, /* A3 */
135 <STM32_PINMUX('F', 2, AF12)>, /* A2 */
136 <STM32_PINMUX('F', 1, AF12)>, /* A1 */
137 <STM32_PINMUX('F', 0, AF12)>, /* A0 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100138
Patrice Chotard24dffa52019-02-19 16:49:05 +0100139 <STM32_PINMUX('H', 3, AF12)>, /* SDNE0 */
140 <STM32_PINMUX('H', 5, AF12)>, /* SDNWE */
141 <STM32_PINMUX('F',11, AF12)>, /* SDNRAS */
142 <STM32_PINMUX('G',15, AF12)>, /* SDNCAS */
143 <STM32_PINMUX('H', 2, AF12)>, /* SDCKE0 */
144 <STM32_PINMUX('G', 8, AF12)>; /* SDCLK> */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100145 slew-rate = <2>;
146 };
147 };
148
149 qspi_pins: qspi@0 {
150 pins {
Patrice Chotard24dffa52019-02-19 16:49:05 +0100151 pinmux = <STM32_PINMUX('B', 2, AF9)>, /* CLK */
152 <STM32_PINMUX('B', 6, AF10)>, /* BK1_NCS */
153 <STM32_PINMUX('C', 9, AF9)>, /* BK1_IO0 */
154 <STM32_PINMUX('C',10, AF9)>, /* BK1_IO1 */
155 <STM32_PINMUX('D',13, AF9)>, /* BK1_IO3 */
156 <STM32_PINMUX('E', 2, AF9)>; /* BK1_IO2 */
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100157 slew-rate = <2>;
158 };
159 };
Patrice Chotard25d02962019-06-25 10:06:05 +0200160
Patrice Chotard62f56162020-11-06 08:11:58 +0100161 usart1_pins_a: usart1-0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700162 bootph-all;
Patrice Chotard25d02962019-06-25 10:06:05 +0200163 pins1 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700164 bootph-all;
Patrice Chotard25d02962019-06-25 10:06:05 +0200165 };
166 pins2 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700167 bootph-all;
Patrice Chotard25d02962019-06-25 10:06:05 +0200168 };
169 };
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100170};
171
172&qspi {
Patrice Chotard910e9022021-11-15 11:39:14 +0100173 reg = <0xa0001000 0x1000>, <0x90000000 0x4000000>;
Patrice Chotard62f56162020-11-06 08:11:58 +0100174 flash0: mx66l51235l@0 {
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100175 #address-cells = <1>;
176 #size-cells = <1>;
Patrice Chotarde8906c62019-04-29 17:39:29 +0200177 compatible = "jedec,spi-nor";
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100178 spi-max-frequency = <108000000>;
Patrice Chotardf12765d92019-04-30 11:32:42 +0200179 spi-tx-bus-width = <4>;
Patrice Chotarddf2e02a2019-02-19 00:37:20 +0100180 spi-rx-bus-width = <4>;
181 reg = <0>;
182 };
183};