blob: 83d774527adcfc6ad39d621990d31a98f3da1925 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew99b037a2008-01-14 17:43:33 -06002/*
3 * Configuation settings for the Freescale MCF52277 EVB board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew99b037a2008-01-14 17:43:33 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M52277EVB_H
14#define _M52277EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060020
TsiChungLiew99b037a2008-01-14 17:43:33 -060021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew99b037a2008-01-14 17:43:33 -060023
24#undef CONFIG_WATCHDOG
25
26#define CONFIG_TIMESTAMP /* Print image info with timestamp */
27
28/*
29 * BOOTP options
30 */
31#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew99b037a2008-01-14 17:43:33 -060032
Mario Six790d8442018-03-28 14:38:20 +020033#define CONFIG_HOSTNAME "M52277EVB"
TsiChung Liew39966e32008-10-21 15:37:02 +000034#define CONFIG_SYS_UBOOT_END 0x3FFFF
35#define CONFIG_SYS_LOAD_ADDR2 0x40010007
36#ifdef CONFIG_SYS_STMICRO_BOOT
37/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060038#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020039 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000040 "loadaddr=0x40010000\0" \
41 "uboot=u-boot.bin\0" \
42 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020043 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060044 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000045 "prog=sf probe 0:2 10000 1;" \
46 "sf erase 0 30000;" \
47 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060048 "save\0" \
49 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000050#endif
51#ifdef CONFIG_SYS_SPANSION_BOOT
52#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020053 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000054 "loadaddr=0x40010000\0" \
55 "uboot=u-boot.bin\0" \
56 "load=loadb ${loadaddr} ${baudrate}\0" \
57 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020058 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
59 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
60 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
61 __stringify(CONFIG_SYS_UBOOT_END) ";" \
62 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000063 " ${filesize}; save\0" \
64 "updsbf=run loadsbf; run progsbf\0" \
65 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020066 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000067 "progsbf=sf probe 0:2 10000 1;" \
68 "sf erase 0 30000;" \
69 "sf write ${loadaddr} 0 30000;" \
70 ""
71#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060072
TsiChungLiew99b037a2008-01-14 17:43:33 -060073/* LCD */
74#ifdef CONFIG_CMD_BMP
TsiChungLiew99b037a2008-01-14 17:43:33 -060075#define CONFIG_SPLASH_SCREEN
76#define CONFIG_LCD_LOGO
77#define CONFIG_SHARP_LQ035Q7DH06
78#endif
79
80/* USB */
81#ifdef CONFIG_CMD_USB
TsiChung Liew39966e32008-10-21 15:37:02 +000082#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -060084#endif
85
86/* Realtime clock */
87#define CONFIG_MCFRTC
88#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -060090
91/* Timer */
92#define CONFIG_MCFTMR
93#undef CONFIG_MCFPIT
94
95/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +020096#define CONFIG_SYS_I2C
97#define CONFIG_SYS_I2C_FSL
98#define CONFIG_SYS_FSL_I2C_SPEED 80000
99#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
100#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000101#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
102
103/* DSPI and Serial Flash */
104#define CONFIG_CF_DSPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000105#define CONFIG_SYS_SBFHDR_SIZE 0x7
106#ifdef CONFIG_CMD_SPI
107# define CONFIG_SYS_DSPI_CS2
TsiChung Liew39966e32008-10-21 15:37:02 +0000108
TsiChung Liewa424ba22009-06-30 14:18:29 +0000109# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
110 DSPI_CTAR_PCSSCK_1CLK | \
111 DSPI_CTAR_PASC(0) | \
112 DSPI_CTAR_PDT(0) | \
113 DSPI_CTAR_CSSCK(0) | \
114 DSPI_CTAR_ASC(0) | \
115 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000116#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600117
118/* Input, PCI, Flexbus, and VCO */
119#define CONFIG_EXTRA_CLOCK
120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600122
TsiChung Liew39966e32008-10-21 15:37:02 +0000123#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600124
TsiChung Liew39966e32008-10-21 15:37:02 +0000125#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600128
129/*
130 * Low Level Configuration Settings
131 * (address mappings, register initial values, etc.)
132 * You should know what you are doing if you make changes here.
133 */
134
TsiChung Liew39966e32008-10-21 15:37:02 +0000135/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600136 * Definitions for initial stack pointer and data area (in DPRAM)
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200139#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000140#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200141#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000142#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200143#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600144
TsiChung Liew39966e32008-10-21 15:37:02 +0000145/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600146 * Start addresses for the final memory configuration
147 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_SDRAM_BASE 0x40000000
151#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
152#define CONFIG_SYS_SDRAM_CFG1 0x43711630
153#define CONFIG_SYS_SDRAM_CFG2 0x56670000
154#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
155#define CONFIG_SYS_SDRAM_EMOD 0x81810000
156#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000157#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
160#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600161
TsiChung Liew39966e32008-10-21 15:37:02 +0000162#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200163# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000164#else
165# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
166#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
168#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
169#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600170
171/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000173#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600174
TsiChung Liew39966e32008-10-21 15:37:02 +0000175/*
176 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800177 * Environment is not embedded in u-boot. First time runing may have env
178 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600179 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000180#ifdef CONFIG_CF_SBF
TsiChung Liew39966e32008-10-21 15:37:02 +0000181# define CONFIG_ENV_SPI_CS 2
TsiChung Liew39966e32008-10-21 15:37:02 +0000182#endif
183#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600184
185/*-----------------------------------------------------------------------
186 * FLASH organization
187 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000188#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000189# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800190# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000191# define CONFIG_ENV_OFFSET 0x30000
192# define CONFIG_ENV_SIZE 0x1000
193# define CONFIG_ENV_SECT_SIZE 0x10000
194#endif
195#ifdef CONFIG_SYS_SPANSION_BOOT
196# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
197# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800198# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000199# define CONFIG_ENV_SIZE 0x1000
200# define CONFIG_ENV_SECT_SIZE 0x8000
201#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000204# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
206# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
207# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
208# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000210# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600211#endif
212
angelo@sysam.it6312a952015-03-29 22:54:16 +0200213#define LDS_BOARD_TEXT \
214 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
215 arch/m68k/lib/built-in.o (.text*)
216
TsiChungLiew99b037a2008-01-14 17:43:33 -0600217/*
218 * This is setting for JFFS2 support in u-boot.
219 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
220 */
221#ifdef CONFIG_CMD_JFFS2
222# define CONFIG_JFFS2_DEV "nor0"
223# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600225#endif
226
227/*-----------------------------------------------------------------------
228 * Cache Configuration
229 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000230#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600231
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600232#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200233 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600234#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200235 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600236#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
237#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
238 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
239 CF_ACR_EN | CF_ACR_SM_ALL)
240#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
241 CF_CACR_DISD | CF_CACR_INVI | \
242 CF_CACR_CEIB | CF_CACR_DCM | \
243 CF_CACR_EUSP)
244
TsiChungLiew99b037a2008-01-14 17:43:33 -0600245/*-----------------------------------------------------------------------
246 * Memory bank definitions
247 */
248/*
249 * CS0 - NOR Flash
250 * CS1 - Available
251 * CS2 - Available
252 * CS3 - Available
253 * CS4 - Available
254 * CS5 - Available
255 */
256
TsiChung Liew39966e32008-10-21 15:37:02 +0000257#ifdef CONFIG_CF_SBF
258#define CONFIG_SYS_CS0_BASE 0x04000000
259#define CONFIG_SYS_CS0_MASK 0x00FF0001
260#define CONFIG_SYS_CS0_CTRL 0x00001FA0
261#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_CS0_BASE 0x00000000
263#define CONFIG_SYS_CS0_MASK 0x00FF0001
264#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000265#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600266
267#endif /* _M52277EVB_H */