Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2018, STMicroelectronics - All Rights Reserved |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 4 | */ |
| 5 | |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 6 | #define LOG_CATEGORY LOGC_ARCH |
| 7 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 8 | #include <dm.h> |
Patrice Chotard | 0453443 | 2024-04-22 17:06:45 +0200 | [diff] [blame] | 9 | #include <efi_loader.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 10 | #include <image.h> |
| 11 | #include <init.h> |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 12 | #include <lmb.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 13 | #include <log.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 14 | #include <ram.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 15 | #include <asm/global_data.h> |
Patrick Delaunay | c9b0dc3 | 2021-02-05 13:53:32 +0100 | [diff] [blame] | 16 | #include <asm/system.h> |
Sughosh Ganu | 40886bf | 2024-08-26 17:29:38 +0530 | [diff] [blame] | 17 | #include <mach/stm32mp.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 18 | |
| 19 | DECLARE_GLOBAL_DATA_PTR; |
| 20 | |
Sughosh Ganu | 40886bf | 2024-08-26 17:29:38 +0530 | [diff] [blame] | 21 | int optee_get_reserved_memory(u32 *start, u32 *size) |
| 22 | { |
| 23 | fdt_addr_t fdt_mem_size; |
| 24 | fdt_addr_t fdt_start; |
| 25 | ofnode node; |
| 26 | |
| 27 | node = ofnode_path("/reserved-memory/optee"); |
Patrick Delaunay | 0f9c2e3 | 2024-10-11 17:31:51 +0200 | [diff] [blame] | 28 | if (!ofnode_valid(node)) { |
| 29 | node = ofnode_path("/reserved-memory/optee_core"); |
| 30 | if (!ofnode_valid(node)) |
| 31 | return -ENOENT; |
| 32 | } |
Sughosh Ganu | 40886bf | 2024-08-26 17:29:38 +0530 | [diff] [blame] | 33 | |
| 34 | fdt_start = ofnode_get_addr_size(node, "reg", &fdt_mem_size); |
| 35 | *start = fdt_start; |
| 36 | *size = fdt_mem_size; |
| 37 | return (fdt_start < 0) ? fdt_start : 0; |
| 38 | } |
| 39 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 40 | int dram_init(void) |
| 41 | { |
| 42 | struct ram_info ram; |
| 43 | struct udevice *dev; |
| 44 | int ret; |
| 45 | |
| 46 | ret = uclass_get_device(UCLASS_RAM, 0, &dev); |
Patrice Chotard | 0f0faea | 2023-10-27 16:42:57 +0200 | [diff] [blame] | 47 | /* in case there is no RAM driver, retrieve DDR size from DT */ |
| 48 | if (ret == -ENODEV) { |
| 49 | return fdtdec_setup_mem_size_base(); |
| 50 | } else if (ret) { |
| 51 | log_err("RAM init failed: %d\n", ret); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 52 | return ret; |
| 53 | } |
| 54 | ret = ram_get_info(dev, &ram); |
| 55 | if (ret) { |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 56 | log_debug("Cannot get RAM size: %d\n", ret); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 57 | return ret; |
| 58 | } |
Patrick Delaunay | 4c06377 | 2023-10-27 16:42:58 +0200 | [diff] [blame] | 59 | log_debug("RAM init base=%p, size=%zx\n", (void *)ram.base, ram.size); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 60 | |
| 61 | gd->ram_size = ram.size; |
| 62 | |
| 63 | return 0; |
| 64 | } |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 65 | |
Heinrich Schuchardt | 51a9aac | 2023-08-12 20:16:58 +0200 | [diff] [blame] | 66 | phys_addr_t board_get_usable_ram_top(phys_size_t total_size) |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 67 | { |
Patrick Delaunay | c9b0dc3 | 2021-02-05 13:53:32 +0100 | [diff] [blame] | 68 | phys_size_t size; |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 69 | phys_addr_t reg; |
Sughosh Ganu | 61d72c1 | 2024-08-26 17:29:39 +0530 | [diff] [blame] | 70 | u32 optee_start, optee_size; |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 71 | |
Patrick Delaunay | 9e249d8 | 2021-07-26 11:55:27 +0200 | [diff] [blame] | 72 | if (!total_size) |
Patrice Chotard | f9339b1 | 2021-09-01 09:56:02 +0200 | [diff] [blame] | 73 | return gd->ram_top; |
Patrick Delaunay | 9e249d8 | 2021-07-26 11:55:27 +0200 | [diff] [blame] | 74 | |
Patrice Chotard | 5501e38 | 2023-10-27 16:42:59 +0200 | [diff] [blame] | 75 | /* |
| 76 | * make sure U-Boot uses address space below 4GB boundaries even |
| 77 | * if the effective available memory is bigger |
| 78 | */ |
| 79 | gd->ram_top = clamp_val(gd->ram_top, 0, SZ_4G - 1); |
Patrick Delaunay | ab8cb47 | 2024-10-11 17:31:48 +0200 | [diff] [blame] | 80 | |
| 81 | /* add 8M for U-Boot reserved memory: display, fdt, gd,... */ |
Sughosh Ganu | 61d72c1 | 2024-08-26 17:29:39 +0530 | [diff] [blame] | 82 | size = ALIGN(SZ_8M + CONFIG_SYS_MALLOC_LEN + total_size, MMU_SECTION_SIZE); |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 83 | |
Patrick Delaunay | ab8cb47 | 2024-10-11 17:31:48 +0200 | [diff] [blame] | 84 | reg = gd->ram_top - size; |
| 85 | |
| 86 | /* Reserved memory for OP-TEE at END of DDR for STM32MP1 SoC */ |
| 87 | if (IS_ENABLED(CONFIG_STM32MP13X) || IS_ENABLED(CONFIG_STM32MP15X)) { |
| 88 | if (!optee_get_reserved_memory(&optee_start, &optee_size)) |
| 89 | reg = ALIGN(optee_start - size, MMU_SECTION_SIZE); |
| 90 | } |
Patrick Delaunay | c9b0dc3 | 2021-02-05 13:53:32 +0100 | [diff] [blame] | 91 | |
Patrick Delaunay | f9203e9 | 2021-05-07 14:50:34 +0200 | [diff] [blame] | 92 | /* before relocation, mark the U-Boot memory as cacheable by default */ |
| 93 | if (!(gd->flags & GD_FLG_RELOC)) |
| 94 | mmu_set_region_dcache_behaviour(reg, size, DCACHE_DEFAULT_OPTION); |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 95 | |
Patrick Delaunay | c9b0dc3 | 2021-02-05 13:53:32 +0100 | [diff] [blame] | 96 | return reg + size; |
Patrick Delaunay | d1633b3 | 2020-03-18 09:22:48 +0100 | [diff] [blame] | 97 | } |