blob: 8a944207d7f6a3c245d71a658ef78e595786dfc9 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * configuration options, board specific, for Siemens Card Controller Module
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#undef CCM_80MHz /* define for 80 MHz CPU only */
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC860 1 /* This is a MPC860 CPU ... */
39#define CONFIG_CCM 1 /* on a Card Controller Module */
Peter Tyser5c506212009-09-16 22:03:07 -050040#define CONFIG_MISC_INIT_R /* Call misc_init_r() */
wdenkc6097192002-11-03 00:24:07 +000041
42#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
43#undef CONFIG_8xx_CONS_SMC2
44#undef CONFIG_8xx_CONS_NONE
45
46/* ENVIRONMENT */
47
48#define CONFIG_BAUDRATE 19200 /* console baudrate in bps */
49#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
wdenkc6097192002-11-03 00:24:07 +000050
51#define CONFIG_IPADDR 192.168.0.42
52#define CONFIG_NETMASK 255.255.255.0
53#define CONFIG_GATEWAYIP 0.0.0.0
54#define CONFIG_SERVERIP 192.168.0.254
55
56#define CONFIG_HOSTNAME CCM
57
58#define CONFIG_LOADADDR 40180000
59
60#undef CONFIG_BOOTARGS
61
62#define CONFIG_BOOTCOMMAND "setenv bootargs " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010063 "mem=${mem} " \
64 "root=/dev/ram rw ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
wdenk57b2d802003-06-27 21:31:46 +000065 "wt_8xx=timeout:3600; " \
66 "bootm"
wdenkc6097192002-11-03 00:24:07 +000067
68#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +000070
71#define CONFIG_WATCHDOG 1 /* watchdog enabled */
72
73#undef CONFIG_STATUS_LED /* Status LED disabled */
74
75#define CONFIG_PRAM 512 /* reserve 512kB "protected RAM"*/
76
77#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
78
79#define CONFIG_SPI /* enable SPI driver */
80#define CONFIG_SPI_X /* 16 bit EEPROM addressing */
81
82/* ----------------------------------------------------------------
83 * Offset to initial SPI buffers in DPRAM (used if the environment
84 * is in the SPI EEPROM): We need a 520 byte scratch DPRAM area to
85 * use at an early stage. It is used between the two initialization
86 * calls (spi_init_f() and spi_init_r()). The value 0xB00 makes it
87 * far enough from the start of the data area (as well as from the
88 * stack pointer).
89 * ---------------------------------------------------------------- */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_SPI_INIT_OFFSET 0xB00
wdenkc6097192002-11-03 00:24:07 +000091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-byte page size */
wdenkc6097192002-11-03 00:24:07 +000093
94
95#define CONFIG_MAC_PARTITION /* nod used yet */
96#define CONFIG_DOS_PARTITION
97
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050098/*
99 * BOOTP options
100 */
101#define CONFIG_BOOTP_SUBNETMASK
102#define CONFIG_BOOTP_GATEWAY
103#define CONFIG_BOOTP_HOSTNAME
104#define CONFIG_BOOTP_BOOTPATH
105#define CONFIG_BOOTP_BOOTFILESIZE
wdenkc6097192002-11-03 00:24:07 +0000106
wdenkc6097192002-11-03 00:24:07 +0000107
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500108/*
109 * Command line configuration.
110 */
111#include <config_cmd_default.h>
112
113#define CONFIG_CMD_BSP
114#define CONFIG_CMD_DHCP
115#define CONFIG_CMD_DATE
116#define CONFIG_CMD_EEPROM
117#define CONFIG_CMD_NFS
118#define CONFIG_CMD_SNTP
wdenkc6097192002-11-03 00:24:07 +0000119
wdenkc6097192002-11-03 00:24:07 +0000120
121/*
122 * Miscellaneous configurable options
123 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_LONGHELP /* undef to save memory */
125#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500126#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000128#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000130#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
132#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
133#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
136#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenkc6097192002-11-03 00:24:07 +0000139
140/* Ethernet hardware configuration done using port pins */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_PA_ETH_RESET 0x0200 /* PA 6 */
142#define CONFIG_SYS_PA_ETH_MDDIS 0x4000 /* PA 1 */
143#define CONFIG_SYS_PB_ETH_POWERDOWN 0x00000800 /* PB 20 */
144#define CONFIG_SYS_PB_ETH_CFG1 0x00000400 /* PB 21 */
145#define CONFIG_SYS_PB_ETH_CFG2 0x00000200 /* PB 22 */
146#define CONFIG_SYS_PB_ETH_CFG3 0x00000100 /* PB 23 */
wdenkc6097192002-11-03 00:24:07 +0000147
148/* Ethernet settings:
149 * MDIO not disabled, autonegotiation, 10/100Mbps, half/full duplex
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_ETH_MDDIS_VALUE 0
152#define CONFIG_SYS_ETH_CFG1_VALUE 1
153#define CONFIG_SYS_ETH_CFG2_VALUE 1
154#define CONFIG_SYS_ETH_CFG3_VALUE 1
wdenkc6097192002-11-03 00:24:07 +0000155
156/* PUMA configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_PC_PUMA_PROG 0x0200 /* PC 6 */
158#define CONFIG_SYS_PC_PUMA_DONE 0x0008 /* PC 12 */
159#define CONFIG_SYS_PC_PUMA_INIT 0x0004 /* PC 13 */
wdenkc6097192002-11-03 00:24:07 +0000160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkc6097192002-11-03 00:24:07 +0000164
165/*
166 * Low Level Configuration Settings
167 * (address mappings, register initial values, etc.)
168 * You should know what you are doing if you make changes here.
169 */
170/*-----------------------------------------------------------------------
171 * Internal Memory Mapped Register
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_IMMR 0xF0000000
wdenkc6097192002-11-03 00:24:07 +0000174
175/*-----------------------------------------------------------------------
176 * Definitions for initial stack pointer and data area (in DPRAM)
177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
179#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
180#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
181#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
182#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000183
184/*-----------------------------------------------------------------------
185 * Address accessed to reset the board - must not be mapped/assigned
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_RESET_ADDRESS 0xFEFFFFFF
wdenkc6097192002-11-03 00:24:07 +0000188
189/*-----------------------------------------------------------------------
190 * Start addresses for the final memory configuration
191 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_SDRAM_BASE 0x00000000
195#define CONFIG_SYS_FLASH_BASE 0x40000000
wdenkc6097192002-11-03 00:24:07 +0000196#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenkc6097192002-11-03 00:24:07 +0000198#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenkc6097192002-11-03 00:24:07 +0000200#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
202#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000203
204/*
205 * For booting Linux, the board info and command line data
206 * have to be in the first 8 MB of memory, since this is
207 * the maximum mapped by the Linux kernel during initialization.
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000210
211/*-----------------------------------------------------------------------
212 * FLASH organization
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
218#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000219
220#if 1
221/* Start port with environment in flash; switch to SPI EEPROM later */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200222#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200223#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
224#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk34b613e2002-12-17 01:51:00 +0000225
226/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200227#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
228#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000229#else
230/* Final version: environment in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200231#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200232#define CONFIG_ENV_OFFSET 2048
233#define CONFIG_ENV_SIZE 2048
wdenkc6097192002-11-03 00:24:07 +0000234#endif
235
236/*-----------------------------------------------------------------------
237 * Hardware Information Block
238 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
240#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
241#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenkc6097192002-11-03 00:24:07 +0000242
243/*-----------------------------------------------------------------------
244 * Cache Configuration
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
247#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000248
249/*-----------------------------------------------------------------------
250 * SYPCR - System Protection Control 11-9
251 * SYPCR can only be written once after reset!
252 *-----------------------------------------------------------------------
253 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
254 */
255#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkc6097192002-11-03 00:24:07 +0000257 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
258#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk34b613e2002-12-17 01:51:00 +0000260 SYPCR_SWP)
wdenkc6097192002-11-03 00:24:07 +0000261#endif
262
263/*-----------------------------------------------------------------------
264 * SIUMCR - SIU Module Configuration 11-6
265 *-----------------------------------------------------------------------
266 * we must activate GPL5 in the SIUMCR for CAN
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkc6097192002-11-03 00:24:07 +0000269
270/*-----------------------------------------------------------------------
271 * TBSCR - Time Base Status and Control 11-26
272 *-----------------------------------------------------------------------
273 * Clear Reference Interrupt Status, Timebase freezing enabled
274 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkc6097192002-11-03 00:24:07 +0000276
277/*-----------------------------------------------------------------------
278 * RTCSC - Real-Time Clock Status and Control Register 11-27
279 *-----------------------------------------------------------------------
280 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkc6097192002-11-03 00:24:07 +0000282
283/*-----------------------------------------------------------------------
284 * PISCR - Periodic Interrupt Status and Control 11-31
285 *-----------------------------------------------------------------------
286 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkc6097192002-11-03 00:24:07 +0000289
290/*-----------------------------------------------------------------------
291 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
292 *-----------------------------------------------------------------------
293 * Reset PLL lock status sticky bit, timer expired status bit and timer
294 * interrupt status bit
295 *
296 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
297 */
298#ifdef CCM_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_PLPRCR \
wdenkc6097192002-11-03 00:24:07 +0000300 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
301#else /* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkc6097192002-11-03 00:24:07 +0000303#endif /* CCM_80MHz */
304
305/*-----------------------------------------------------------------------
306 * SCCR - System Clock and reset Control Register 15-27
307 *-----------------------------------------------------------------------
308 * Set clock output, timebase and RTC source and divider,
309 * power management and some other internal clocks
310 */
311#define SCCR_MASK SCCR_EBDF11
312#ifdef CCM_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_SCCR (/* SCCR_TBS | */ \
wdenkc6097192002-11-03 00:24:07 +0000314 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
315 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
316 SCCR_DFALCD00)
317#else /* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenkc6097192002-11-03 00:24:07 +0000319 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
320 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
321 SCCR_DFALCD00)
322#endif /* CCM_80MHz */
323
324/*-----------------------------------------------------------------------
325 *
326 * Interrupt Levels
327 *-----------------------------------------------------------------------
328 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
wdenkc6097192002-11-03 00:24:07 +0000330
331/*-----------------------------------------------------------------------
332 *
333 *-----------------------------------------------------------------------
334 *
335 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_DER 0
wdenkc6097192002-11-03 00:24:07 +0000337
338/*
339 * Init Memory Controller:
340 *
341 * BR0/1 and OR0/1 (FLASH)
342 */
343
344#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
345#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
346
347/* used to re-map FLASH both when starting from SRAM or FLASH:
348 * restrict access enough to keep SRAM working (if any)
349 * but not too much to meddle with FLASH accesses
350 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
352#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenkc6097192002-11-03 00:24:07 +0000353
354/* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
wdenkc6097192002-11-03 00:24:07 +0000356 OR_SCY_5_CLK | OR_EHTR)
357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
359#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
360#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenkc6097192002-11-03 00:24:07 +0000361
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
363#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
364#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenkc6097192002-11-03 00:24:07 +0000365
366/*
367 * BR2 and OR2 (SDRAM)
368 *
369 */
370#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
371#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
372#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
373
374/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenkc6097192002-11-03 00:24:07 +0000376
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
378#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenkc6097192002-11-03 00:24:07 +0000379
380/*
381 * BR3 and OR3 (CAN Controller)
382 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
384#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
385#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
386#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenkc6097192002-11-03 00:24:07 +0000387 BR_PS_8 | BR_MS_UPMB | BR_V )
388
389/*
390 * BR4/OR4: PUMA Config
391 *
392 * Memory controller will be used in 2 modes:
393 *
394 * - "read" mode:
395 * BR4: 0x10100801 OR4: 0xffff8520
396 * - "load" mode (chip select on UPM B):
397 * BR4: 0x101004c1 OR4: 0xffff8600
398 *
399 * Default initialization is in "read" mode
400 */
401#define PUMA_CONF_BASE 0x10100000 /* PUMA Config */
402#define PUMA_CONF_OR_AM 0xFFFF8000 /* 32 kB */
403#define PUMA_CONF_LOAD_TIMING (OR_ACS_DIV2 | OR_SCY_2_CLK)
404#define PUMA_CONF_READ_TIMING (OR_G5LA | OR_BI | OR_SCY_2_CLK)
405
406#define PUMA_CONF_BR_LOAD ((PUMA_CONF_BASE & BR_BA_MSK) | \
407 BR_PS_8 | BR_MS_UPMB | BR_V)
408#define PUMA_CONF_OR_LOAD (PUMA_CONF_OR_AM | PUMA_CONF_LOAD_TIMING)
409
410#define PUMA_CONF_BR_READ ((PUMA_CONF_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
411#define PUMA_CONF_OR_READ (PUMA_CONF_OR_AM | PUMA_CONF_READ_TIMING)
412
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413#define CONFIG_SYS_BR4_PRELIM PUMA_CONF_BR_READ
414#define CONFIG_SYS_OR4_PRELIM PUMA_CONF_OR_READ
wdenkc6097192002-11-03 00:24:07 +0000415
416/*
417 * BR5/OR5: PUMA: SMA Bus 8 Bit
418 * BR5: 0x10200401 OR5: 0xffe0010a
419 */
420#define PUMA_SMA8_BASE 0x10200000 /* PUMA SMA Bus 8 Bit */
421#define PUMA_SMA8_OR_AM 0xFFE00000 /* 2 MB */
422#define PUMA_SMA8_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
423
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200424#define CONFIG_SYS_BR5_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
425#define CONFIG_SYS_OR5_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
wdenkc6097192002-11-03 00:24:07 +0000426
427/*
428 * BR6/OR6: PUMA: SMA Bus 16 Bit
429 * BR6: 0x10600801 OR6: 0xffe0010a
430 */
431#define PUMA_SMA16_BASE 0x10600000 /* PUMA SMA Bus 16 Bit */
432#define PUMA_SMA16_OR_AM 0xFFE00000 /* 2 MB */
433#define PUMA_SMA16_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
434
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200435#define CONFIG_SYS_BR6_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
436#define CONFIG_SYS_OR6_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
wdenkc6097192002-11-03 00:24:07 +0000437
438/*
439 * BR7/OR7: PUMA: external Flash
440 * BR7: 0x10a00801 OR7: 0xfe00010a
441 */
442#define PUMA_FLASH_BASE 0x10A00000 /* PUMA external Flash */
443#define PUMA_FLASH_OR_AM 0xFE000000 /* 32 MB */
444#define PUMA_FLASH_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
445
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_BR7_PRELIM ((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
447#define CONFIG_SYS_OR7_PRELIM (PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA)
wdenkc6097192002-11-03 00:24:07 +0000448
449
450/*
451 * Memory Periodic Timer Prescaler
452 */
453
454/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenkc6097192002-11-03 00:24:07 +0000456
457/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
459#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkc6097192002-11-03 00:24:07 +0000460
461/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200462#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
463#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkc6097192002-11-03 00:24:07 +0000464
465/*
466 * MAMR settings for SDRAM
467 */
468
469/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200470#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkc6097192002-11-03 00:24:07 +0000471 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
472 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
473/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkc6097192002-11-03 00:24:07 +0000475 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
476 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
477
478
479/*
480 * Internal Definitions
481 *
482 * Boot Flags
483 */
484#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
485#define BOOTFLAG_WARM 0x02 /* Software reboot */
486
487#endif /* __CONFIG_H */