blob: 0e0248d2c3537ffa0bd46e673ff134bce8fad24e [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * configuration options, board specific, for Siemens Card Controller Module
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#undef CCM_80MHz /* define for 80 MHz CPU only */
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC860 1 /* This is a MPC860 CPU ... */
39#define CONFIG_CCM 1 /* on a Card Controller Module */
40
41#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
42#undef CONFIG_8xx_CONS_SMC2
43#undef CONFIG_8xx_CONS_NONE
44
45/* ENVIRONMENT */
46
47#define CONFIG_BAUDRATE 19200 /* console baudrate in bps */
48#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
49#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
50
51#define CONFIG_IPADDR 192.168.0.42
52#define CONFIG_NETMASK 255.255.255.0
53#define CONFIG_GATEWAYIP 0.0.0.0
54#define CONFIG_SERVERIP 192.168.0.254
55
56#define CONFIG_HOSTNAME CCM
57
58#define CONFIG_LOADADDR 40180000
59
60#undef CONFIG_BOOTARGS
61
62#define CONFIG_BOOTCOMMAND "setenv bootargs " \
63 "mem=$(mem) " \
64 "root=/dev/ram rw ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off " \
65 "wt_8xx=timeout:3600; " \
66 "bootm"
67
68#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
69#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
70
71#define CONFIG_WATCHDOG 1 /* watchdog enabled */
72
73#undef CONFIG_STATUS_LED /* Status LED disabled */
74
75#define CONFIG_PRAM 512 /* reserve 512kB "protected RAM"*/
76
77#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
78
79#define CONFIG_SPI /* enable SPI driver */
80#define CONFIG_SPI_X /* 16 bit EEPROM addressing */
81
82/* ----------------------------------------------------------------
83 * Offset to initial SPI buffers in DPRAM (used if the environment
84 * is in the SPI EEPROM): We need a 520 byte scratch DPRAM area to
85 * use at an early stage. It is used between the two initialization
86 * calls (spi_init_f() and spi_init_r()). The value 0xB00 makes it
87 * far enough from the start of the data area (as well as from the
88 * stack pointer).
89 * ---------------------------------------------------------------- */
90#define CFG_SPI_INIT_OFFSET 0xB00
91
92#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32-byte page size */
93
94
95#define CONFIG_MAC_PARTITION /* nod used yet */
96#define CONFIG_DOS_PARTITION
97
98#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
99
100#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
101 CFG_CMD_DHCP | \
102 CFG_CMD_DATE | \
103 CFG_CMD_EEPROM | \
104 CFG_CMD_BSP )
105
106/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
107#include <cmd_confdefs.h>
108
109/*----------------------------------------------------------------------*/
110
111/*
112 * Miscellaneous configurable options
113 */
114#define CFG_LONGHELP /* undef to save memory */
115#define CFG_PROMPT "=> " /* Monitor Command Prompt */
116#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
117#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
118#else
119#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
120#endif
121#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
122#define CFG_MAXARGS 16 /* max number of command args */
123#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
124
125#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
126#define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
127
128#define CFG_LOAD_ADDR 0x00100000 /* default load address */
129
130/* Ethernet hardware configuration done using port pins */
131#define CFG_PA_ETH_RESET 0x0200 /* PA 6 */
132#define CFG_PA_ETH_MDDIS 0x4000 /* PA 1 */
133#define CFG_PB_ETH_POWERDOWN 0x00000800 /* PB 20 */
134#define CFG_PB_ETH_CFG1 0x00000400 /* PB 21 */
135#define CFG_PB_ETH_CFG2 0x00000200 /* PB 22 */
136#define CFG_PB_ETH_CFG3 0x00000100 /* PB 23 */
137
138/* Ethernet settings:
139 * MDIO not disabled, autonegotiation, 10/100Mbps, half/full duplex
140 */
141#define CFG_ETH_MDDIS_VALUE 0
142#define CFG_ETH_CFG1_VALUE 1
143#define CFG_ETH_CFG2_VALUE 1
144#define CFG_ETH_CFG3_VALUE 1
145
146/* PUMA configuration */
147#define CFG_PC_PUMA_PROG 0x0200 /* PC 6 */
148#define CFG_PC_PUMA_DONE 0x0008 /* PC 12 */
149#define CFG_PC_PUMA_INIT 0x0004 /* PC 13 */
150
151#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
152
153#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
154
155/*
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
159 */
160/*-----------------------------------------------------------------------
161 * Internal Memory Mapped Register
162 */
163#define CFG_IMMR 0xF0000000
164
165/*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
167 */
168#define CFG_INIT_RAM_ADDR CFG_IMMR
169#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
170#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
171#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
172#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
173
174/*-----------------------------------------------------------------------
175 * Address accessed to reset the board - must not be mapped/assigned
176 */
177#define CFG_RESET_ADDRESS 0xFEFFFFFF
178
179/*-----------------------------------------------------------------------
180 * Start addresses for the final memory configuration
181 * (Set up by the startup code)
182 * Please note that CFG_SDRAM_BASE _must_ start at 0
183 */
184#define CFG_SDRAM_BASE 0x00000000
185#define CFG_FLASH_BASE 0x40000000
186#if defined(DEBUG)
187#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
188#else
189#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
190#endif
191#define CFG_MONITOR_BASE CFG_FLASH_BASE
192#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
193
194/*
195 * For booting Linux, the board info and command line data
196 * have to be in the first 8 MB of memory, since this is
197 * the maximum mapped by the Linux kernel during initialization.
198 */
199#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
200
201/*-----------------------------------------------------------------------
202 * FLASH organization
203 */
204#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
205#define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
206
207#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
208#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
209
210#if 1
211/* Start port with environment in flash; switch to SPI EEPROM later */
212#define CFG_ENV_IS_IN_FLASH 1
213#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
214#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
215#else
216/* Final version: environment in EEPROM */
217#define CFG_ENV_IS_IN_EEPROM 1
218#define CFG_ENV_OFFSET 2048
219#define CFG_ENV_SIZE 2048
220#endif
221
222/*-----------------------------------------------------------------------
223 * Hardware Information Block
224 */
225#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
226#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
227#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
228
229/*-----------------------------------------------------------------------
230 * Cache Configuration
231 */
232#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
233#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
234
235/*-----------------------------------------------------------------------
236 * SYPCR - System Protection Control 11-9
237 * SYPCR can only be written once after reset!
238 *-----------------------------------------------------------------------
239 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
240 */
241#if defined(CONFIG_WATCHDOG)
242#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
243 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
244#else
245#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
246#endif
247
248/*-----------------------------------------------------------------------
249 * SIUMCR - SIU Module Configuration 11-6
250 *-----------------------------------------------------------------------
251 * we must activate GPL5 in the SIUMCR for CAN
252 */
253#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
254
255/*-----------------------------------------------------------------------
256 * TBSCR - Time Base Status and Control 11-26
257 *-----------------------------------------------------------------------
258 * Clear Reference Interrupt Status, Timebase freezing enabled
259 */
260#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
261
262/*-----------------------------------------------------------------------
263 * RTCSC - Real-Time Clock Status and Control Register 11-27
264 *-----------------------------------------------------------------------
265 */
266#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
267
268/*-----------------------------------------------------------------------
269 * PISCR - Periodic Interrupt Status and Control 11-31
270 *-----------------------------------------------------------------------
271 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
272 */
273#define CFG_PISCR (PISCR_PS | PISCR_PITF)
274
275/*-----------------------------------------------------------------------
276 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
277 *-----------------------------------------------------------------------
278 * Reset PLL lock status sticky bit, timer expired status bit and timer
279 * interrupt status bit
280 *
281 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
282 */
283#ifdef CCM_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
284#define CFG_PLPRCR \
285 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
286#else /* up to 50 MHz we use a 1:1 clock */
287#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
288#endif /* CCM_80MHz */
289
290/*-----------------------------------------------------------------------
291 * SCCR - System Clock and reset Control Register 15-27
292 *-----------------------------------------------------------------------
293 * Set clock output, timebase and RTC source and divider,
294 * power management and some other internal clocks
295 */
296#define SCCR_MASK SCCR_EBDF11
297#ifdef CCM_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
298#define CFG_SCCR (/* SCCR_TBS | */ \
299 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
300 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
301 SCCR_DFALCD00)
302#else /* up to 50 MHz we use a 1:1 clock */
303#define CFG_SCCR (SCCR_TBS | \
304 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
305 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
306 SCCR_DFALCD00)
307#endif /* CCM_80MHz */
308
309/*-----------------------------------------------------------------------
310 *
311 * Interrupt Levels
312 *-----------------------------------------------------------------------
313 */
314#define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
315
316/*-----------------------------------------------------------------------
317 *
318 *-----------------------------------------------------------------------
319 *
320 */
321#define CFG_DER 0
322
323/*
324 * Init Memory Controller:
325 *
326 * BR0/1 and OR0/1 (FLASH)
327 */
328
329#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
330#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
331
332/* used to re-map FLASH both when starting from SRAM or FLASH:
333 * restrict access enough to keep SRAM working (if any)
334 * but not too much to meddle with FLASH accesses
335 */
336#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
337#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
338
339/* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
340#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
341 OR_SCY_5_CLK | OR_EHTR)
342
343#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
344#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
345#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
346
347#define CFG_OR1_REMAP CFG_OR0_REMAP
348#define CFG_OR1_PRELIM CFG_OR0_PRELIM
349#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
350
351/*
352 * BR2 and OR2 (SDRAM)
353 *
354 */
355#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
356#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
357#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
358
359/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
360#define CFG_OR_TIMING_SDRAM 0x00000A00
361
362#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
363#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
364
365/*
366 * BR3 and OR3 (CAN Controller)
367 */
368#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
369#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
370#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
371#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
372 BR_PS_8 | BR_MS_UPMB | BR_V )
373
374/*
375 * BR4/OR4: PUMA Config
376 *
377 * Memory controller will be used in 2 modes:
378 *
379 * - "read" mode:
380 * BR4: 0x10100801 OR4: 0xffff8520
381 * - "load" mode (chip select on UPM B):
382 * BR4: 0x101004c1 OR4: 0xffff8600
383 *
384 * Default initialization is in "read" mode
385 */
386#define PUMA_CONF_BASE 0x10100000 /* PUMA Config */
387#define PUMA_CONF_OR_AM 0xFFFF8000 /* 32 kB */
388#define PUMA_CONF_LOAD_TIMING (OR_ACS_DIV2 | OR_SCY_2_CLK)
389#define PUMA_CONF_READ_TIMING (OR_G5LA | OR_BI | OR_SCY_2_CLK)
390
391#define PUMA_CONF_BR_LOAD ((PUMA_CONF_BASE & BR_BA_MSK) | \
392 BR_PS_8 | BR_MS_UPMB | BR_V)
393#define PUMA_CONF_OR_LOAD (PUMA_CONF_OR_AM | PUMA_CONF_LOAD_TIMING)
394
395#define PUMA_CONF_BR_READ ((PUMA_CONF_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
396#define PUMA_CONF_OR_READ (PUMA_CONF_OR_AM | PUMA_CONF_READ_TIMING)
397
398#define CFG_BR4_PRELIM PUMA_CONF_BR_READ
399#define CFG_OR4_PRELIM PUMA_CONF_OR_READ
400
401/*
402 * BR5/OR5: PUMA: SMA Bus 8 Bit
403 * BR5: 0x10200401 OR5: 0xffe0010a
404 */
405#define PUMA_SMA8_BASE 0x10200000 /* PUMA SMA Bus 8 Bit */
406#define PUMA_SMA8_OR_AM 0xFFE00000 /* 2 MB */
407#define PUMA_SMA8_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
408
409#define CFG_BR5_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
410#define CFG_OR5_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
411
412/*
413 * BR6/OR6: PUMA: SMA Bus 16 Bit
414 * BR6: 0x10600801 OR6: 0xffe0010a
415 */
416#define PUMA_SMA16_BASE 0x10600000 /* PUMA SMA Bus 16 Bit */
417#define PUMA_SMA16_OR_AM 0xFFE00000 /* 2 MB */
418#define PUMA_SMA16_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
419
420#define CFG_BR6_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
421#define CFG_OR6_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
422
423/*
424 * BR7/OR7: PUMA: external Flash
425 * BR7: 0x10a00801 OR7: 0xfe00010a
426 */
427#define PUMA_FLASH_BASE 0x10A00000 /* PUMA external Flash */
428#define PUMA_FLASH_OR_AM 0xFE000000 /* 32 MB */
429#define PUMA_FLASH_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
430
431#define CFG_BR7_PRELIM ((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
432#define CFG_OR7_PRELIM (PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA)
433
434
435/*
436 * Memory Periodic Timer Prescaler
437 */
438
439/* periodic timer for refresh */
440#define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
441
442/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
443#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
444#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
445
446/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
447#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
448#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
449
450/*
451 * MAMR settings for SDRAM
452 */
453
454/* 8 column SDRAM */
455#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
456 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
457 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
458/* 9 column SDRAM */
459#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
460 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
461 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
462
463
464/*
465 * Internal Definitions
466 *
467 * Boot Flags
468 */
469#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
470#define BOOTFLAG_WARM 0x02 /* Software reboot */
471
472#endif /* __CONFIG_H */