blob: 4b09de17fca52b8b67b697ee9f5a64363eb29088 [file] [log] [blame]
Dave Liua46daea2006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liua46daea2006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Dave Liua46daea2006-11-03 19:33:44 -060025/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
29#define CONFIG_QE 1 /* Has QE */
30#define CONFIG_MPC83XX 1 /* MPC83XX family */
31#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
32#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Tony Lic8b57f12007-08-17 10:35:59 +080033#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
34#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liua46daea2006-11-03 19:33:44 -060035
36/*
37 * System Clock Setup
38 */
39#ifdef CONFIG_PCISLAVE
40#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
41#else
42#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
43#endif
44
45#ifndef CONFIG_SYS_CLK_FREQ
46#define CONFIG_SYS_CLK_FREQ 66000000
47#endif
48
49/*
50 * Hardware Reset Configuration Word
51 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_HRCW_LOW (\
Dave Liua46daea2006-11-03 19:33:44 -060053 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
54 HRCWL_DDR_TO_SCB_CLK_1X1 |\
55 HRCWL_CSB_TO_CLKIN_4X1 |\
56 HRCWL_VCO_1X2 |\
57 HRCWL_CE_PLL_VCO_DIV_4 |\
58 HRCWL_CE_PLL_DIV_1X1 |\
59 HRCWL_CE_TO_PLL_1X6 |\
60 HRCWL_CORE_TO_CSB_2X1)
61
62#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060064 HRCWH_PCI_AGENT |\
65 HRCWH_PCI1_ARBITER_DISABLE |\
66 HRCWH_PCICKDRV_DISABLE |\
67 HRCWH_CORE_ENABLE |\
68 HRCWH_FROM_0XFFF00100 |\
69 HRCWH_BOOTSEQ_DISABLE |\
70 HRCWH_SW_WATCHDOG_DISABLE |\
71 HRCWH_ROM_LOC_LOCAL_16BIT)
72#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060074 HRCWH_PCI_HOST |\
75 HRCWH_PCI1_ARBITER_ENABLE |\
76 HRCWH_PCICKDRV_ENABLE |\
77 HRCWH_CORE_ENABLE |\
78 HRCWH_FROM_0X00000100 |\
79 HRCWH_BOOTSEQ_DISABLE |\
80 HRCWH_SW_WATCHDOG_DISABLE |\
81 HRCWH_ROM_LOC_LOCAL_16BIT)
82#endif
83
84/*
85 * System IO Config
86 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_SICRH 0x00000000
88#define CONFIG_SYS_SICRL 0x40000000
Dave Liua46daea2006-11-03 19:33:44 -060089
90#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Lic8b57f12007-08-17 10:35:59 +080091#define CONFIG_BOARD_EARLY_INIT_R
Dave Liua46daea2006-11-03 19:33:44 -060092
93/*
94 * IMMR new address
95 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_IMMR 0xE0000000
Dave Liua46daea2006-11-03 19:33:44 -060097
98/*
99 * DDR Setup
100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
102#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400103#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* + 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
105#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800106 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liua46daea2006-11-03 19:33:44 -0600107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips774e1b52006-11-01 00:10:40 -0600109
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800110#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liua46daea2006-11-03 19:33:44 -0600111#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
112
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800113/*
114 * DDRCDR - DDR Control Driver Register
115 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800117
Dave Liua46daea2006-11-03 19:33:44 -0600118#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
119#if defined(CONFIG_SPD_EEPROM)
120/*
121 * Determine DDR configuration from I2C interface.
122 */
123#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
124#else
125/*
126 * Manually set up DDR parameters
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800129#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_DDRCDR 0x80080001
131#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
132#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
133#define CONFIG_SYS_DDR_TIMING_0 0x00220802
134#define CONFIG_SYS_DDR_TIMING_1 0x38357322
135#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
136#define CONFIG_SYS_DDR_TIMING_3 0x00000000
137#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
138#define CONFIG_SYS_DDR_MODE 0x47d00432
139#define CONFIG_SYS_DDR_MODE2 0x8000c000
140#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
141#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
142#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800143#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
145#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
146#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
147#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
148#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
149#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liua46daea2006-11-03 19:33:44 -0600150#endif
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800151#endif
Dave Liua46daea2006-11-03 19:33:44 -0600152
153/*
154 * Memory test
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
157#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
158#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liua46daea2006-11-03 19:33:44 -0600159
160/*
161 * The reserved memory
162 */
163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Dave Liua46daea2006-11-03 19:33:44 -0600165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
167#define CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600168#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#undef CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600170#endif
171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
173#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
174#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Dave Liua46daea2006-11-03 19:33:44 -0600175
176/*
177 * Initial RAM Base Address Setup
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_INIT_RAM_LOCK 1
180#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
181#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
182#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
183#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Dave Liua46daea2006-11-03 19:33:44 -0600184
185/*
186 * Local Bus Configuration & Clock Setup
187 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
189#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liua46daea2006-11-03 19:33:44 -0600190
191/*
192 * FLASH on the Local Bus
193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200195#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
197#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
198#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Jerry Van Baren8afe80b2008-03-18 21:44:41 -0400199#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liua46daea2006-11-03 19:33:44 -0600200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
202#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Dave Liua46daea2006-11-03 19:33:44 -0600203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
Dave Liua46daea2006-11-03 19:33:44 -0600205 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
206 BR_V) /* valid */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
Anton Vorontsova6c0c072008-05-29 18:14:56 +0400208 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800209 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
Dave Liua46daea2006-11-03 19:33:44 -0600210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
212#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liua46daea2006-11-03 19:33:44 -0600213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liua46daea2006-11-03 19:33:44 -0600215
216/*
217 * BCSR on the Local Bus
218 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_BCSR 0xF8000000
220#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */
221#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000F /* Access window size 64K */
Dave Liua46daea2006-11-03 19:33:44 -0600222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
224#define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
Dave Liua46daea2006-11-03 19:33:44 -0600225
226/*
227 * SDRAM on the Local Bus
228 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
230#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liua46daea2006-11-03 19:33:44 -0600231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liua46daea2006-11-03 19:33:44 -0600233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400235#define CONFIG_SYS_LBLAWBAR2 0
236#define CONFIG_SYS_LBLAWAR2 0x80000019 /* 64MB */
Dave Liua46daea2006-11-03 19:33:44 -0600237
238/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
239/*
240 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liua46daea2006-11-03 19:33:44 -0600241 *
242 * For BR2, need:
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400243 * Base address = BR[0:16] = dynamic
Dave Liua46daea2006-11-03 19:33:44 -0600244 * port size = 32-bits = BR2[19:20] = 11
245 * no parity checking = BR2[21:22] = 00
246 * SDRAM for MSEL = BR2[24:26] = 011
247 * Valid = BR[31] = 1
248 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100249 * 0 4 8 12 16 20 24 28
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400250 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liua46daea2006-11-03 19:33:44 -0600251 */
252
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400253#define CONFIG_SYS_BR2 0x00001861 /*Port size=32bit, MSEL=SDRAM */
Dave Liua46daea2006-11-03 19:33:44 -0600254
255/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liua46daea2006-11-03 19:33:44 -0600257 *
258 * For OR2, need:
259 * 64MB mask for AM, OR2[0:7] = 1111 1100
260 * XAM, OR2[17:18] = 11
261 * 9 columns OR2[19-21] = 010
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100262 * 13 rows OR2[23-25] = 100
Dave Liua46daea2006-11-03 19:33:44 -0600263 * EAD set for extra time OR[31] = 1
264 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100265 * 0 4 8 12 16 20 24 28
Dave Liua46daea2006-11-03 19:33:44 -0600266 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
267 */
268
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400269#define CONFIG_SYS_OR2 0xfc006901
Dave Liua46daea2006-11-03 19:33:44 -0600270
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
272#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
Dave Liua46daea2006-11-03 19:33:44 -0600273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liua46daea2006-11-03 19:33:44 -0600275
276/*
277 * SDRAM Controller configuration sequence.
278 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500279#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
280#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
281#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
282#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
283#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liua46daea2006-11-03 19:33:44 -0600284
285#endif
286
287/*
288 * Windows to access PIB via local bus
289 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8010000 /* windows base 0xf8010000 */
291#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000e /* windows size 32KB */
Dave Liua46daea2006-11-03 19:33:44 -0600292
293/*
294 * CS4 on Local Bus, to PIB
295 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_BR4_PRELIM 0xf8010801 /* CS4 base address at 0xf8010000 */
297#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
Dave Liua46daea2006-11-03 19:33:44 -0600298
299/*
300 * CS5 on Local Bus, to PIB
301 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_BR5_PRELIM 0xf8008801 /* CS5 base address at 0xf8008000 */
303#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
Dave Liua46daea2006-11-03 19:33:44 -0600304
305/*
306 * Serial Port
307 */
308#define CONFIG_CONS_INDEX 1
309#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_NS16550
311#define CONFIG_SYS_NS16550_SERIAL
312#define CONFIG_SYS_NS16550_REG_SIZE 1
313#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liua46daea2006-11-03 19:33:44 -0600314
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_BAUDRATE_TABLE \
Dave Liua46daea2006-11-03 19:33:44 -0600316 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
317
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
319#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liua46daea2006-11-03 19:33:44 -0600320
Kim Phillipsf3c14782007-02-27 18:41:08 -0600321#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Dave Liua46daea2006-11-03 19:33:44 -0600322/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_HUSH_PARSER
324#ifdef CONFIG_SYS_HUSH_PARSER
325#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liua46daea2006-11-03 19:33:44 -0600326#endif
327
Kim Phillips774e1b52006-11-01 00:10:40 -0600328/* pass open firmware flat tree */
Gerald Van Barend6abef42007-03-31 12:23:51 -0400329#define CONFIG_OF_LIBFDT 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600330#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600331#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600332
Dave Liua46daea2006-11-03 19:33:44 -0600333/* I2C */
334#define CONFIG_HARD_I2C /* I2C with hardware support */
335#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabiab347542006-11-03 19:15:00 -0600336#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
338#define CONFIG_SYS_I2C_SLAVE 0x7F
339#define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
340#define CONFIG_SYS_I2C_OFFSET 0x3000
341#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liua46daea2006-11-03 19:33:44 -0600342
343/*
344 * Config on-board RTC
345 */
346#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liua46daea2006-11-03 19:33:44 -0600348
349/*
350 * General PCI
351 * Addresses are mapped 1-1.
352 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
354#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
355#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
356#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
357#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
358#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
359#define CONFIG_SYS_PCI_IO_BASE 0x00000000
360#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
361#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liua46daea2006-11-03 19:33:44 -0600362
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
364#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
365#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liua46daea2006-11-03 19:33:44 -0600366
367
368#ifdef CONFIG_PCI
369
370#define CONFIG_NET_MULTI
371#define CONFIG_PCI_PNP /* do pci plug-and-play */
372
373#undef CONFIG_EEPRO100
374#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liua46daea2006-11-03 19:33:44 -0600376
377#endif /* CONFIG_PCI */
378
379
380#ifndef CONFIG_NET_MULTI
381#define CONFIG_NET_MULTI 1
382#endif
383
384/*
Dave Liue732e9c2006-11-03 12:11:15 -0600385 * QE UEC ethernet configuration
386 */
387#define CONFIG_UEC_ETH
Kim Phillipscd3140e2008-01-15 14:05:14 -0600388#define CONFIG_ETHPRIME "FSL UEC0"
Dave Liue732e9c2006-11-03 12:11:15 -0600389#define CONFIG_PHY_MODE_NEED_CHANGE
390
391#define CONFIG_UEC_ETH1 /* GETH1 */
392
393#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
395#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
396#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
397#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
398#define CONFIG_SYS_UEC1_PHY_ADDR 0
399#define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_GMII
Dave Liue732e9c2006-11-03 12:11:15 -0600400#endif
401
402#define CONFIG_UEC_ETH2 /* GETH2 */
403
404#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
406#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
407#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
408#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
409#define CONFIG_SYS_UEC2_PHY_ADDR 1
410#define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_GMII
Dave Liue732e9c2006-11-03 12:11:15 -0600411#endif
412
413/*
Dave Liua46daea2006-11-03 19:33:44 -0600414 * Environment
415 */
416
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200418 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200420 #define CONFIG_ENV_SECT_SIZE 0x20000
421 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600422#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200424 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200426 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600427#endif
428
429#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liua46daea2006-11-03 19:33:44 -0600431
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500432/*
Jon Loeligered26c742007-07-10 09:10:49 -0500433 * BOOTP options
434 */
435#define CONFIG_BOOTP_BOOTFILESIZE
436#define CONFIG_BOOTP_BOOTPATH
437#define CONFIG_BOOTP_GATEWAY
438#define CONFIG_BOOTP_HOSTNAME
439
440
441/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500442 * Command line configuration.
443 */
444#include <config_cmd_default.h>
445
446#define CONFIG_CMD_PING
447#define CONFIG_CMD_I2C
448#define CONFIG_CMD_ASKENV
Jerry Van Barenc2343722008-01-12 13:24:14 -0500449#define CONFIG_CMD_SDRAM
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500450
Dave Liua46daea2006-11-03 19:33:44 -0600451#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500452 #define CONFIG_CMD_PCI
Dave Liua46daea2006-11-03 19:33:44 -0600453#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500454
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500456 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500457 #undef CONFIG_CMD_LOADS
Dave Liua46daea2006-11-03 19:33:44 -0600458#endif
459
Dave Liua46daea2006-11-03 19:33:44 -0600460
461#undef CONFIG_WATCHDOG /* watchdog disabled */
462
463/*
464 * Miscellaneous configurable options
465 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#define CONFIG_SYS_LONGHELP /* undef to save memory */
467#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
468#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liua46daea2006-11-03 19:33:44 -0600469
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500470#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600472#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200473 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600474#endif
475
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
477#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
478#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
479#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liua46daea2006-11-03 19:33:44 -0600480
481/*
482 * For booting Linux, the board info and command line data
483 * have to be in the first 8 MB of memory, since this is
484 * the maximum mapped by the Linux kernel during initialization.
485 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Dave Liua46daea2006-11-03 19:33:44 -0600487
488/*
489 * Core HID Setup
490 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_HID0_INIT 0x000000000
492#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
493#define CONFIG_SYS_HID2 HID2_HBE
Dave Liua46daea2006-11-03 19:33:44 -0600494
495/*
Dave Liua46daea2006-11-03 19:33:44 -0600496 * MMU Setup
497 */
498
Becky Bruce03ea1be2008-05-08 19:02:12 -0500499#define CONFIG_HIGH_BATS 1 /* High BATs supported */
500
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400501/* DDR/LBC SDRAM: cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
503#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
504#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
505#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liua46daea2006-11-03 19:33:44 -0600506
507/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
Dave Liua46daea2006-11-03 19:33:44 -0600509 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200510#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
511#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
512#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liua46daea2006-11-03 19:33:44 -0600513
514/* BCSR: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR | BATL_PP_10 | \
Dave Liua46daea2006-11-03 19:33:44 -0600516 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
518#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
519#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liua46daea2006-11-03 19:33:44 -0600520
521/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
523#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
524#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
Dave Liua46daea2006-11-03 19:33:44 -0600525 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liua46daea2006-11-03 19:33:44 -0600527
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400528/* DDR/LBC SDRAM next 256M: cacheable */
529#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 | BATL_PP_10 | BATL_MEMCOHERENCE)
530#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 | BATU_BL_256M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
532#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liua46daea2006-11-03 19:33:44 -0600533
534/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
536#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
537#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
538#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liua46daea2006-11-03 19:33:44 -0600539
540#ifdef CONFIG_PCI
541/* PCI MEM space: cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
543#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
544#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
545#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liua46daea2006-11-03 19:33:44 -0600546/* PCI MMIO space: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200547#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
Dave Liua46daea2006-11-03 19:33:44 -0600548 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
550#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
551#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600552#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_IBAT6L (0)
554#define CONFIG_SYS_IBAT6U (0)
555#define CONFIG_SYS_IBAT7L (0)
556#define CONFIG_SYS_IBAT7U (0)
557#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
558#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
559#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
560#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600561#endif
562
563/*
564 * Internal Definitions
565 *
566 * Boot Flags
567 */
568#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
569#define BOOTFLAG_WARM 0x02 /* Software reboot */
570
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500571#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600572#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
573#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
574#endif
575
576/*
577 * Environment Configuration
578 */
579
580#define CONFIG_ENV_OVERWRITE
581
582#if defined(CONFIG_UEC_ETH)
Kim Phillips007fbba2008-01-09 15:24:06 -0600583#define CONFIG_HAS_ETH0
Dave Liua46daea2006-11-03 19:33:44 -0600584#define CONFIG_ETHADDR 00:04:9f:ef:01:01
585#define CONFIG_HAS_ETH1
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100586#define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
Dave Liua46daea2006-11-03 19:33:44 -0600587#endif
588
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100589#define CONFIG_BAUDRATE 115200
Dave Liua46daea2006-11-03 19:33:44 -0600590
Kim Phillipsaa07b712008-04-24 14:07:38 -0500591#define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
Dave Liua46daea2006-11-03 19:33:44 -0600592
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100593#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
594#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liua46daea2006-11-03 19:33:44 -0600595
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100596#define CONFIG_EXTRA_ENV_SETTINGS \
597 "netdev=eth0\0" \
598 "consoledev=ttyS0\0" \
599 "ramdiskaddr=1000000\0" \
Dave Liua46daea2006-11-03 19:33:44 -0600600 "ramdiskfile=ramfs.83xx\0" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600601 "fdtaddr=400000\0" \
Kim Phillipsde4f11f2008-03-07 12:27:31 -0600602 "fdtfile=mpc836x_mds.dtb\0" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600603 ""
Dave Liua46daea2006-11-03 19:33:44 -0600604
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100605#define CONFIG_NFSBOOTCOMMAND \
606 "setenv bootargs root=/dev/nfs rw " \
607 "nfsroot=$serverip:$rootpath " \
Kim Phillips774e1b52006-11-01 00:10:40 -0600608 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100609 "console=$consoledev,$baudrate $othbootargs;" \
610 "tftp $loadaddr $bootfile;" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600611 "tftp $fdtaddr $fdtfile;" \
612 "bootm $loadaddr - $fdtaddr"
Dave Liua46daea2006-11-03 19:33:44 -0600613
Kim Phillips774e1b52006-11-01 00:10:40 -0600614#define CONFIG_RAMBOOTCOMMAND \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100615 "setenv bootargs root=/dev/ram rw " \
616 "console=$consoledev,$baudrate $othbootargs;" \
617 "tftp $ramdiskaddr $ramdiskfile;" \
618 "tftp $loadaddr $bootfile;" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600619 "tftp $fdtaddr $fdtfile;" \
620 "bootm $loadaddr $ramdiskaddr $fdtaddr"
621
Dave Liua46daea2006-11-03 19:33:44 -0600622
623#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
624
625#endif /* __CONFIG_H */