blob: 3cd9b729d0d29895d2902527cc849471dd6ae459 [file] [log] [blame]
Masahiro Yamada0bc56842018-04-16 12:35:33 +09001// SPDX-License-Identifier: GPL-2.0+ OR MIT
2//
3// Device Tree Source for UniPhier Pro4 SoC
4//
5// Copyright (C) 2015-2016 Socionext Inc.
6// Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada53f6ec62014-11-26 18:33:59 +09007
Masahiro Yamada6c086d02017-11-25 00:25:35 +09008#include <dt-bindings/gpio/uniphier-gpio.h>
9
Masahiro Yamada53f6ec62014-11-26 18:33:59 +090010/ {
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090011 compatible = "socionext,uniphier-pro4";
Masahiro Yamada6cd78f72017-03-13 00:16:39 +090012 #address-cells = <1>;
13 #size-cells = <1>;
Masahiro Yamada53f6ec62014-11-26 18:33:59 +090014
15 cpus {
Masahiro Yamada53f6ec62014-11-26 18:33:59 +090016 #address-cells = <1>;
Masahiro Yamadaff7bf562014-12-06 00:03:23 +090017 #size-cells = <0>;
Masahiro Yamada53f6ec62014-11-26 18:33:59 +090018
19 cpu@0 {
20 device_type = "cpu";
21 compatible = "arm,cortex-a9";
22 reg = <0>;
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090023 enable-method = "psci";
Masahiro Yamadab36f3052015-12-16 10:54:08 +090024 next-level-cache = <&l2>;
Masahiro Yamada53f6ec62014-11-26 18:33:59 +090025 };
26
27 cpu@1 {
28 device_type = "cpu";
29 compatible = "arm,cortex-a9";
30 reg = <1>;
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090031 enable-method = "psci";
Masahiro Yamadab36f3052015-12-16 10:54:08 +090032 next-level-cache = <&l2>;
Masahiro Yamada53f6ec62014-11-26 18:33:59 +090033 };
34 };
35
Masahiro Yamada6e485b22016-12-05 18:31:39 +090036 psci {
37 compatible = "arm,psci-0.2";
38 method = "smc";
39 };
40
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +090041 clocks {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090042 refclk: ref {
43 compatible = "fixed-clock";
44 #clock-cells = <0>;
45 clock-frequency = <25000000>;
46 };
47
Masahiro Yamada6c086d02017-11-25 00:25:35 +090048 arm_timer_clk: arm-timer {
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +090049 #clock-cells = <0>;
50 compatible = "fixed-clock";
51 clock-frequency = <50000000>;
52 };
Masahiro Yamada6e485b22016-12-05 18:31:39 +090053 };
Masahiro Yamada37649af2015-08-28 22:33:13 +090054
Masahiro Yamada6e485b22016-12-05 18:31:39 +090055 soc {
56 compatible = "simple-bus";
57 #address-cells = <1>;
58 #size-cells = <1>;
59 ranges;
60 interrupt-parent = <&intc>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090061
62 l2: l2-cache@500c0000 {
63 compatible = "socionext,uniphier-system-cache";
64 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
65 <0x506c0000 0x400>;
66 interrupts = <0 174 4>, <0 175 4>;
67 cache-unified;
68 cache-size = <(768 * 1024)>;
69 cache-sets = <256>;
70 cache-line-size = <128>;
71 cache-level = <2>;
72 };
73
74 serial0: serial@54006800 {
75 compatible = "socionext,uniphier-uart";
76 status = "disabled";
77 reg = <0x54006800 0x40>;
78 interrupts = <0 33 4>;
79 pinctrl-names = "default";
80 pinctrl-0 = <&pinctrl_uart0>;
81 clocks = <&peri_clk 0>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +090082 resets = <&peri_rst 0>;
Masahiro Yamada37649af2015-08-28 22:33:13 +090083 };
84
Masahiro Yamada6e485b22016-12-05 18:31:39 +090085 serial1: serial@54006900 {
86 compatible = "socionext,uniphier-uart";
87 status = "disabled";
88 reg = <0x54006900 0x40>;
89 interrupts = <0 35 4>;
90 pinctrl-names = "default";
91 pinctrl-0 = <&pinctrl_uart1>;
92 clocks = <&peri_clk 1>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +090093 resets = <&peri_rst 1>;
Masahiro Yamada37649af2015-08-28 22:33:13 +090094 };
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +090095
Masahiro Yamada6e485b22016-12-05 18:31:39 +090096 serial2: serial@54006a00 {
97 compatible = "socionext,uniphier-uart";
98 status = "disabled";
99 reg = <0x54006a00 0x40>;
100 interrupts = <0 37 4>;
101 pinctrl-names = "default";
102 pinctrl-0 = <&pinctrl_uart2>;
103 clocks = <&peri_clk 2>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900104 resets = <&peri_rst 2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900105 };
Masahiro Yamadab36f3052015-12-16 10:54:08 +0900106
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900107 serial3: serial@54006b00 {
108 compatible = "socionext,uniphier-uart";
109 status = "disabled";
110 reg = <0x54006b00 0x40>;
111 interrupts = <0 177 4>;
112 pinctrl-names = "default";
113 pinctrl-0 = <&pinctrl_uart3>;
114 clocks = <&peri_clk 3>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900115 resets = <&peri_rst 3>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900116 };
Masahiro Yamada6835b452016-02-16 17:03:51 +0900117
Masahiro Yamada964edbf2017-10-13 19:21:52 +0900118 gpio: gpio@55000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900119 compatible = "socionext,uniphier-gpio";
Masahiro Yamada964edbf2017-10-13 19:21:52 +0900120 reg = <0x55000000 0x200>;
121 interrupt-parent = <&aidet>;
122 interrupt-controller;
123 #interrupt-cells = <2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900124 gpio-controller;
125 #gpio-cells = <2>;
Masahiro Yamada964edbf2017-10-13 19:21:52 +0900126 gpio-ranges = <&pinctrl 0 0 0>;
127 gpio-ranges-group-names = "gpio_range";
128 ngpios = <248>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900129 socionext,interrupt-ranges = <0 48 16>, <16 154 5>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900130 };
Masahiro Yamadaff7bf562014-12-06 00:03:23 +0900131
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900132 i2c0: i2c@58780000 {
133 compatible = "socionext,uniphier-fi2c";
134 status = "disabled";
135 reg = <0x58780000 0x80>;
136 #address-cells = <1>;
137 #size-cells = <0>;
138 interrupts = <0 41 4>;
139 pinctrl-names = "default";
140 pinctrl-0 = <&pinctrl_i2c0>;
141 clocks = <&peri_clk 4>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900142 resets = <&peri_rst 4>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900143 clock-frequency = <100000>;
144 };
Masahiro Yamadaff7bf562014-12-06 00:03:23 +0900145
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900146 i2c1: i2c@58781000 {
147 compatible = "socionext,uniphier-fi2c";
148 status = "disabled";
149 reg = <0x58781000 0x80>;
150 #address-cells = <1>;
151 #size-cells = <0>;
152 interrupts = <0 42 4>;
153 pinctrl-names = "default";
154 pinctrl-0 = <&pinctrl_i2c1>;
155 clocks = <&peri_clk 5>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900156 resets = <&peri_rst 5>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900157 clock-frequency = <100000>;
158 };
Masahiro Yamadaff7bf562014-12-06 00:03:23 +0900159
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900160 i2c2: i2c@58782000 {
161 compatible = "socionext,uniphier-fi2c";
162 status = "disabled";
163 reg = <0x58782000 0x80>;
164 #address-cells = <1>;
165 #size-cells = <0>;
166 interrupts = <0 43 4>;
167 pinctrl-names = "default";
168 pinctrl-0 = <&pinctrl_i2c2>;
169 clocks = <&peri_clk 6>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900170 resets = <&peri_rst 6>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900171 clock-frequency = <100000>;
172 };
Masahiro Yamadaff7bf562014-12-06 00:03:23 +0900173
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900174 i2c3: i2c@58783000 {
175 compatible = "socionext,uniphier-fi2c";
176 status = "disabled";
177 reg = <0x58783000 0x80>;
178 #address-cells = <1>;
179 #size-cells = <0>;
180 interrupts = <0 44 4>;
181 pinctrl-names = "default";
182 pinctrl-0 = <&pinctrl_i2c3>;
183 clocks = <&peri_clk 7>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900184 resets = <&peri_rst 7>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900185 clock-frequency = <100000>;
186 };
Masahiro Yamadaff7bf562014-12-06 00:03:23 +0900187
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900188 /* i2c4 does not exist */
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +0900189
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900190 /* chip-internal connection for DMD */
191 i2c5: i2c@58785000 {
192 compatible = "socionext,uniphier-fi2c";
193 reg = <0x58785000 0x80>;
194 #address-cells = <1>;
195 #size-cells = <0>;
196 interrupts = <0 25 4>;
197 clocks = <&peri_clk 9>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900198 resets = <&peri_rst 9>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900199 clock-frequency = <400000>;
200 };
Masahiro Yamada9a724622014-11-26 18:34:01 +0900201
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900202 /* chip-internal connection for HDMI */
203 i2c6: i2c@58786000 {
204 compatible = "socionext,uniphier-fi2c";
205 reg = <0x58786000 0x80>;
206 #address-cells = <1>;
207 #size-cells = <0>;
208 interrupts = <0 26 4>;
209 clocks = <&peri_clk 10>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900210 resets = <&peri_rst 10>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900211 clock-frequency = <400000>;
212 };
Masahiro Yamada299307d2016-02-18 19:52:50 +0900213
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900214 system_bus: system-bus@58c00000 {
215 compatible = "socionext,uniphier-system-bus";
216 status = "disabled";
217 reg = <0x58c00000 0x400>;
218 #address-cells = <2>;
219 #size-cells = <1>;
220 pinctrl-names = "default";
221 pinctrl-0 = <&pinctrl_system_bus>;
222 };
Masahiro Yamada299307d2016-02-18 19:52:50 +0900223
Masahiro Yamada938ab162017-05-15 14:23:46 +0900224 smpctrl@59801000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900225 compatible = "socionext,uniphier-smpctrl";
226 reg = <0x59801000 0x400>;
227 };
Masahiro Yamada299307d2016-02-18 19:52:50 +0900228
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900229 mioctrl@59810000 {
230 compatible = "socionext,uniphier-pro4-mioctrl",
231 "simple-mfd", "syscon";
232 reg = <0x59810000 0x800>;
Masahiro Yamadaff7bf562014-12-06 00:03:23 +0900233
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900234 mio_clk: clock {
235 compatible = "socionext,uniphier-pro4-mio-clock";
236 #clock-cells = <1>;
237 };
Masahiro Yamada73e8efc2015-02-27 02:26:59 +0900238
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900239 mio_rst: reset {
240 compatible = "socionext,uniphier-pro4-mio-reset";
241 #reset-cells = <1>;
242 };
243 };
Masahiro Yamada2707e832016-06-29 19:39:02 +0900244
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900245 perictrl@59820000 {
246 compatible = "socionext,uniphier-pro4-perictrl",
247 "simple-mfd", "syscon";
248 reg = <0x59820000 0x200>;
Masahiro Yamada73e8efc2015-02-27 02:26:59 +0900249
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900250 peri_clk: clock {
251 compatible = "socionext,uniphier-pro4-peri-clock";
252 #clock-cells = <1>;
253 };
Masahiro Yamada37649af2015-08-28 22:33:13 +0900254
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900255 peri_rst: reset {
256 compatible = "socionext,uniphier-pro4-peri-reset";
257 #reset-cells = <1>;
258 };
259 };
Masahiro Yamada224e2f72016-02-02 21:11:33 +0900260
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900261 sd: sdhc@5a400000 {
262 compatible = "socionext,uniphier-sdhc";
263 status = "disabled";
264 reg = <0x5a400000 0x200>;
265 interrupts = <0 76 4>;
266 pinctrl-names = "default", "1.8v";
267 pinctrl-0 = <&pinctrl_sd>;
268 pinctrl-1 = <&pinctrl_sd_1v8>;
269 clocks = <&mio_clk 0>;
270 reset-names = "host", "bridge";
271 resets = <&mio_rst 0>, <&mio_rst 3>;
272 bus-width = <4>;
273 cap-sd-highspeed;
274 sd-uhs-sdr12;
275 sd-uhs-sdr25;
276 sd-uhs-sdr50;
277 };
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +0900278
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900279 emmc: sdhc@5a500000 {
280 compatible = "socionext,uniphier-sdhc";
281 status = "disabled";
282 reg = <0x5a500000 0x200>;
283 interrupts = <0 78 4>;
Masahiro Yamada5ac92d82018-09-10 12:58:32 +0900284 pinctrl-names = "default";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900285 pinctrl-0 = <&pinctrl_emmc>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900286 clocks = <&mio_clk 1>;
287 reset-names = "host", "bridge";
288 resets = <&mio_rst 1>, <&mio_rst 4>;
289 bus-width = <8>;
290 non-removable;
291 cap-mmc-highspeed;
292 cap-mmc-hw-reset;
293 };
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +0900294
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900295 sd1: sdhc@5a600000 {
296 compatible = "socionext,uniphier-sdhc";
297 status = "disabled";
298 reg = <0x5a600000 0x200>;
299 interrupts = <0 85 4>;
300 pinctrl-names = "default", "1.8v";
301 pinctrl-0 = <&pinctrl_sd1>;
302 pinctrl-1 = <&pinctrl_sd1_1v8>;
303 clocks = <&mio_clk 2>;
304 resets = <&mio_rst 2>, <&mio_rst 5>;
305 bus-width = <4>;
306 cap-sd-highspeed;
307 sd-uhs-sdr12;
308 sd-uhs-sdr25;
309 sd-uhs-sdr50;
310 };
Masahiro Yamadabbbb0bd2015-06-30 18:27:00 +0900311
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900312 usb2: usb@5a800100 {
313 compatible = "socionext,uniphier-ehci", "generic-ehci";
314 status = "disabled";
315 reg = <0x5a800100 0x100>;
316 interrupts = <0 80 4>;
317 pinctrl-names = "default";
318 pinctrl-0 = <&pinctrl_usb2>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900319 clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>,
320 <&mio_clk 12>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900321 resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
322 <&mio_rst 12>;
Masahiro Yamadab61327d2018-03-15 11:43:03 +0900323 has-transaction-translator;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900324 };
Masahiro Yamada37649af2015-08-28 22:33:13 +0900325
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900326 usb3: usb@5a810100 {
327 compatible = "socionext,uniphier-ehci", "generic-ehci";
328 status = "disabled";
329 reg = <0x5a810100 0x100>;
330 interrupts = <0 81 4>;
331 pinctrl-names = "default";
332 pinctrl-0 = <&pinctrl_usb3>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900333 clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>,
334 <&mio_clk 13>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900335 resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
336 <&mio_rst 13>;
Masahiro Yamadab61327d2018-03-15 11:43:03 +0900337 has-transaction-translator;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900338 };
Masahiro Yamada1d5df7b2016-02-02 21:11:36 +0900339
Kunihiko Hayashib57334d2018-05-11 18:49:14 +0900340 soc_glue: soc-glue@5f800000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900341 compatible = "socionext,uniphier-pro4-soc-glue",
342 "simple-mfd", "syscon";
343 reg = <0x5f800000 0x2000>;
Masahiro Yamada80951832016-02-02 21:11:35 +0900344
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900345 pinctrl: pinctrl {
346 compatible = "socionext,uniphier-pro4-pinctrl";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900347 };
348 };
Masahiro Yamada02bf5b82016-09-22 07:42:23 +0900349
Masahiro Yamadab61327d2018-03-15 11:43:03 +0900350 soc-glue@5f900000 {
351 compatible = "socionext,uniphier-pro4-soc-glue-debug",
352 "simple-mfd";
353 #address-cells = <1>;
354 #size-cells = <1>;
355 ranges = <0 0x5f900000 0x2000>;
356
357 efuse@100 {
358 compatible = "socionext,uniphier-efuse";
359 reg = <0x100 0x28>;
360 };
361
362 efuse@130 {
363 compatible = "socionext,uniphier-efuse";
364 reg = <0x130 0x8>;
365 };
366
367 efuse@200 {
368 compatible = "socionext,uniphier-efuse";
369 reg = <0x200 0x14>;
370 };
371 };
372
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900373 aidet: aidet@5fc20000 {
374 compatible = "socionext,uniphier-pro4-aidet";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900375 reg = <0x5fc20000 0x200>;
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900376 interrupt-controller;
377 #interrupt-cells = <2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900378 };
Masahiro Yamada02bf5b82016-09-22 07:42:23 +0900379
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900380 timer@60000200 {
381 compatible = "arm,cortex-a9-global-timer";
382 reg = <0x60000200 0x20>;
383 interrupts = <1 11 0x304>;
384 clocks = <&arm_timer_clk>;
385 };
Masahiro Yamadae84513b2016-02-02 21:11:34 +0900386
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900387 timer@60000600 {
388 compatible = "arm,cortex-a9-twd-timer";
389 reg = <0x60000600 0x20>;
390 interrupts = <1 13 0x304>;
391 clocks = <&arm_timer_clk>;
392 };
393
394 intc: interrupt-controller@60001000 {
395 compatible = "arm,cortex-a9-gic";
396 reg = <0x60001000 0x1000>,
397 <0x60000100 0x100>;
398 #interrupt-cells = <3>;
399 interrupt-controller;
400 };
401
402 sysctrl@61840000 {
403 compatible = "socionext,uniphier-pro4-sysctrl",
404 "simple-mfd", "syscon";
405 reg = <0x61840000 0x10000>;
406
407 sys_clk: clock {
408 compatible = "socionext,uniphier-pro4-clock";
409 #clock-cells = <1>;
410 };
Masahiro Yamada02bf5b82016-09-22 07:42:23 +0900411
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900412 sys_rst: reset {
413 compatible = "socionext,uniphier-pro4-reset";
414 #reset-cells = <1>;
415 };
416 };
417
Masahiro Yamada0bc56842018-04-16 12:35:33 +0900418 eth: ethernet@65000000 {
419 compatible = "socionext,uniphier-pro4-ave4";
420 status = "disabled";
421 reg = <0x65000000 0x8500>;
422 interrupts = <0 66 4>;
423 pinctrl-names = "default";
424 pinctrl-0 = <&pinctrl_ether_rgmii>;
Kunihiko Hayashi0ed9d142018-05-11 18:49:16 +0900425 clock-names = "gio", "ether", "ether-gb", "ether-phy";
Kunihiko Hayashia609f1132018-05-11 18:49:15 +0900426 clocks = <&sys_clk 12>, <&sys_clk 6>, <&sys_clk 7>,
Masahiro Yamadadb1d0d42018-06-19 16:11:46 +0900427 <&sys_clk 10>;
Kunihiko Hayashi0ed9d142018-05-11 18:49:16 +0900428 reset-names = "gio", "ether";
Kunihiko Hayashia609f1132018-05-11 18:49:15 +0900429 resets = <&sys_rst 12>, <&sys_rst 6>;
Masahiro Yamada0bc56842018-04-16 12:35:33 +0900430 phy-mode = "rgmii";
431 local-mac-address = [00 00 00 00 00 00];
Kunihiko Hayashib57334d2018-05-11 18:49:14 +0900432 socionext,syscon-phy-mode = <&soc_glue 0>;
Masahiro Yamada0bc56842018-04-16 12:35:33 +0900433
434 mdio: mdio {
435 #address-cells = <1>;
436 #size-cells = <0>;
437 };
438 };
439
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900440 usb0: usb@65b00000 {
441 compatible = "socionext,uniphier-pro4-dwc3";
442 status = "disabled";
443 reg = <0x65b00000 0x1000>;
444 #address-cells = <1>;
445 #size-cells = <1>;
446 ranges;
447 pinctrl-names = "default";
448 pinctrl-0 = <&pinctrl_usb0>;
449 dwc3@65a00000 {
450 compatible = "snps,dwc3";
451 reg = <0x65a00000 0x10000>;
452 interrupts = <0 134 4>;
Masahiro Yamadad2c8abd2017-08-13 09:01:17 +0900453 dr_mode = "host";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900454 tx-fifo-resize;
455 };
456 };
457
458 usb1: usb@65d00000 {
459 compatible = "socionext,uniphier-pro4-dwc3";
460 status = "disabled";
461 reg = <0x65d00000 0x1000>;
462 #address-cells = <1>;
463 #size-cells = <1>;
464 ranges;
465 pinctrl-names = "default";
466 pinctrl-0 = <&pinctrl_usb1>;
467 dwc3@65c00000 {
468 compatible = "snps,dwc3";
469 reg = <0x65c00000 0x10000>;
470 interrupts = <0 137 4>;
Masahiro Yamadad2c8abd2017-08-13 09:01:17 +0900471 dr_mode = "host";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900472 tx-fifo-resize;
473 };
474 };
475
476 nand: nand@68000000 {
Masahiro Yamada938ab162017-05-15 14:23:46 +0900477 compatible = "socionext,uniphier-denali-nand-v5a";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900478 status = "disabled";
479 reg-names = "nand_data", "denali_reg";
480 reg = <0x68000000 0x20>, <0x68100000 0x1000>;
481 interrupts = <0 65 4>;
482 pinctrl-names = "default";
483 pinctrl-0 = <&pinctrl_nand>;
484 clocks = <&sys_clk 2>;
Masahiro Yamada6c086d02017-11-25 00:25:35 +0900485 resets = <&sys_rst 2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900486 };
487 };
Masahiro Yamadae84513b2016-02-02 21:11:34 +0900488};
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900489
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900490#include "uniphier-pinctrl.dtsi"