blob: d237828364c63298003e72ae5560c67fd9f4df3b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +02002/*
3 * Copyright (C) 2014 Samsung Electronics
4 * Przemyslaw Marczak <p.marczak@samsung.com>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +02005 */
6
7#include <common.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +02009#include <asm/arch/pinmux.h>
10#include <asm/arch/power.h>
11#include <asm/arch/clock.h>
12#include <asm/arch/gpio.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020014#include <asm/gpio.h>
15#include <asm/arch/cpu.h>
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +020016#include <dm.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060017#include <env.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060018#include <linux/printk.h>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020019#include <power/pmic.h>
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +020020#include <power/regulator.h>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020021#include <power/max77686_pmic.h>
22#include <errno.h>
Inha Songae731ec2015-02-17 12:24:12 +010023#include <mmc.h>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020024#include <usb.h>
Marek Vasutf1be9cb2015-12-04 02:51:20 +010025#include <usb/dwc2_udc.h>
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020026#include <samsung/misc.h>
27#include "setup.h"
28
29DECLARE_GLOBAL_DATA_PTR;
30
31#ifdef CONFIG_BOARD_TYPES
32/* Odroid board types */
33enum {
34 ODROID_TYPE_U3,
35 ODROID_TYPE_X2,
36 ODROID_TYPES,
37};
38
39void set_board_type(void)
40{
41 /* Set GPA1 pin 1 to HI - enable XCL205 output */
42 writel(XCL205_EN_GPIO_CON_CFG, XCL205_EN_GPIO_CON);
43 writel(XCL205_EN_GPIO_DAT_CFG, XCL205_EN_GPIO_CON + 0x4);
44 writel(XCL205_EN_GPIO_PUD_CFG, XCL205_EN_GPIO_CON + 0x8);
45 writel(XCL205_EN_GPIO_DRV_CFG, XCL205_EN_GPIO_CON + 0xc);
46
47 /* Set GPC1 pin 2 to IN - check XCL205 output state */
48 writel(XCL205_STATE_GPIO_CON_CFG, XCL205_STATE_GPIO_CON);
49 writel(XCL205_STATE_GPIO_PUD_CFG, XCL205_STATE_GPIO_CON + 0x8);
50
51 /* XCL205 - needs some latch time */
52 sdelay(200000);
53
54 /* Check GPC1 pin2 - LED supplied by XCL205 - X2 only */
55 if (readl(XCL205_STATE_GPIO_DAT) & (1 << XCL205_STATE_GPIO_PIN))
56 gd->board_type = ODROID_TYPE_X2;
57 else
58 gd->board_type = ODROID_TYPE_U3;
59}
60
Krzysztof Kozlowski36476ee2019-03-06 19:37:51 +010061void set_board_revision(void)
62{
63 /*
64 * Revision already set by set_board_type() because it can be
65 * executed early.
66 */
67}
68
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020069const char *get_board_type(void)
70{
71 const char *board_type[] = {"u3", "x2"};
72
73 return board_type[gd->board_type];
74}
75#endif
76
77#ifdef CONFIG_SET_DFU_ALT_INFO
Inha Songae731ec2015-02-17 12:24:12 +010078char *get_dfu_alt_system(char *interface, char *devstr)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020079{
Simon Glass64b723f2017-08-03 12:22:12 -060080 return env_get("dfu_alt_system");
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020081}
82
Inha Songae731ec2015-02-17 12:24:12 +010083char *get_dfu_alt_boot(char *interface, char *devstr)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020084{
Inha Songae731ec2015-02-17 12:24:12 +010085 struct mmc *mmc;
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +020086 char *alt_boot;
Inha Songae731ec2015-02-17 12:24:12 +010087 int dev_num;
88
Simon Glassff9b9032021-07-24 09:03:30 -060089 dev_num = dectoul(devstr, NULL);
Inha Songae731ec2015-02-17 12:24:12 +010090
91 mmc = find_mmc_device(dev_num);
92 if (!mmc)
93 return NULL;
94
95 if (mmc_init(mmc))
96 return NULL;
97
Tom Rini3aef00d2022-12-04 10:03:38 -050098 alt_boot = IS_SD(mmc) ? CFG_DFU_ALT_BOOT_SD :
99 CFG_DFU_ALT_BOOT_EMMC;
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200100
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200101 return alt_boot;
102}
103#endif
104
105static void board_clock_init(void)
106{
107 unsigned int set, clr, clr_src_cpu, clr_pll_con0, clr_src_dmc;
108 struct exynos4x12_clock *clk = (struct exynos4x12_clock *)
109 samsung_get_base_clock();
110
111 /*
112 * CMU_CPU clocks src to MPLL
113 * Bit values: 0 ; 1
114 * MUX_APLL_SEL: FIN_PLL ; FOUT_APLL
115 * MUX_CORE_SEL: MOUT_APLL ; SCLK_MPLL
116 * MUX_HPM_SEL: MOUT_APLL ; SCLK_MPLL_USER_C
117 * MUX_MPLL_USER_SEL_C: FIN_PLL ; SCLK_MPLL
118 */
119 clr_src_cpu = MUX_APLL_SEL(1) | MUX_CORE_SEL(1) |
120 MUX_HPM_SEL(1) | MUX_MPLL_USER_SEL_C(1);
121 set = MUX_APLL_SEL(0) | MUX_CORE_SEL(1) | MUX_HPM_SEL(1) |
122 MUX_MPLL_USER_SEL_C(1);
123
124 clrsetbits_le32(&clk->src_cpu, clr_src_cpu, set);
125
126 /* Wait for mux change */
127 while (readl(&clk->mux_stat_cpu) & MUX_STAT_CPU_CHANGING)
128 continue;
129
130 /* Set APLL to 1000MHz */
131 clr_pll_con0 = SDIV(7) | PDIV(63) | MDIV(1023) | FSEL(1);
132 set = SDIV(0) | PDIV(3) | MDIV(125) | FSEL(1);
133
134 clrsetbits_le32(&clk->apll_con0, clr_pll_con0, set);
135
136 /* Wait for PLL to be locked */
137 while (!(readl(&clk->apll_con0) & PLL_LOCKED_BIT))
138 continue;
139
140 /* Set CMU_CPU clocks src to APLL */
141 set = MUX_APLL_SEL(1) | MUX_CORE_SEL(0) | MUX_HPM_SEL(0) |
142 MUX_MPLL_USER_SEL_C(1);
143 clrsetbits_le32(&clk->src_cpu, clr_src_cpu, set);
144
145 /* Wait for mux change */
146 while (readl(&clk->mux_stat_cpu) & MUX_STAT_CPU_CHANGING)
147 continue;
148
149 set = CORE_RATIO(0) | COREM0_RATIO(2) | COREM1_RATIO(5) |
150 PERIPH_RATIO(0) | ATB_RATIO(4) | PCLK_DBG_RATIO(1) |
151 APLL_RATIO(0) | CORE2_RATIO(0);
152 /*
153 * Set dividers for MOUTcore = 1000 MHz
154 * coreout = MOUT / (ratio + 1) = 1000 MHz (0)
155 * corem0 = armclk / (ratio + 1) = 333 MHz (2)
156 * corem1 = armclk / (ratio + 1) = 166 MHz (5)
157 * periph = armclk / (ratio + 1) = 1000 MHz (0)
158 * atbout = MOUT / (ratio + 1) = 200 MHz (4)
159 * pclkdbgout = atbout / (ratio + 1) = 100 MHz (1)
160 * sclkapll = MOUTapll / (ratio + 1) = 1000 MHz (0)
161 * core2out = core_out / (ratio + 1) = 1000 MHz (0) (armclk)
162 */
163 clr = CORE_RATIO(7) | COREM0_RATIO(7) | COREM1_RATIO(7) |
164 PERIPH_RATIO(7) | ATB_RATIO(7) | PCLK_DBG_RATIO(7) |
165 APLL_RATIO(7) | CORE2_RATIO(7);
166
167 clrsetbits_le32(&clk->div_cpu0, clr, set);
168
169 /* Wait for divider ready status */
170 while (readl(&clk->div_stat_cpu0) & DIV_STAT_CPU0_CHANGING)
171 continue;
172
173 /*
174 * For MOUThpm = 1000 MHz (MOUTapll)
175 * doutcopy = MOUThpm / (ratio + 1) = 200 (4)
176 * sclkhpm = doutcopy / (ratio + 1) = 200 (4)
Przemyslaw Marczak239b1712014-09-23 12:46:43 +0200177 * cores_out = armclk / (ratio + 1) = 200 (4)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200178 */
179 clr = COPY_RATIO(7) | HPM_RATIO(7) | CORES_RATIO(7);
Przemyslaw Marczak239b1712014-09-23 12:46:43 +0200180 set = COPY_RATIO(4) | HPM_RATIO(4) | CORES_RATIO(4);
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200181
182 clrsetbits_le32(&clk->div_cpu1, clr, set);
183
184 /* Wait for divider ready status */
185 while (readl(&clk->div_stat_cpu1) & DIV_STAT_CPU1_CHANGING)
186 continue;
187
188 /*
189 * Set CMU_DMC clocks src to APLL
190 * Bit values: 0 ; 1
191 * MUX_C2C_SEL: SCLKMPLL ; SCLKAPLL
192 * MUX_DMC_BUS_SEL: SCLKMPLL ; SCLKAPLL
193 * MUX_DPHY_SEL: SCLKMPLL ; SCLKAPLL
194 * MUX_MPLL_SEL: FINPLL ; MOUT_MPLL_FOUT
195 * MUX_PWI_SEL: 0110 (MPLL); 0111 (EPLL); 1000 (VPLL); 0(XXTI)
196 * MUX_G2D_ACP0_SEL: SCLKMPLL ; SCLKAPLL
197 * MUX_G2D_ACP1_SEL: SCLKEPLL ; SCLKVPLL
198 * MUX_G2D_ACP_SEL: OUT_ACP0 ; OUT_ACP1
199 */
200 clr_src_dmc = MUX_C2C_SEL(1) | MUX_DMC_BUS_SEL(1) |
201 MUX_DPHY_SEL(1) | MUX_MPLL_SEL(1) |
202 MUX_PWI_SEL(15) | MUX_G2D_ACP0_SEL(1) |
203 MUX_G2D_ACP1_SEL(1) | MUX_G2D_ACP_SEL(1);
204 set = MUX_C2C_SEL(1) | MUX_DMC_BUS_SEL(1) | MUX_DPHY_SEL(1) |
205 MUX_MPLL_SEL(0) | MUX_PWI_SEL(0) | MUX_G2D_ACP0_SEL(1) |
206 MUX_G2D_ACP1_SEL(1) | MUX_G2D_ACP_SEL(1);
207
208 clrsetbits_le32(&clk->src_dmc, clr_src_dmc, set);
209
210 /* Wait for mux change */
211 while (readl(&clk->mux_stat_dmc) & MUX_STAT_DMC_CHANGING)
212 continue;
213
Minkyu Kangec54c592014-09-11 14:02:03 +0900214 /* Set MPLL to 800MHz */
215 set = SDIV(0) | PDIV(3) | MDIV(100) | FSEL(0) | PLL_ENABLE(1);
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200216
217 clrsetbits_le32(&clk->mpll_con0, clr_pll_con0, set);
218
219 /* Wait for PLL to be locked */
220 while (!(readl(&clk->mpll_con0) & PLL_LOCKED_BIT))
221 continue;
222
223 /* Switch back CMU_DMC mux */
224 set = MUX_C2C_SEL(0) | MUX_DMC_BUS_SEL(0) | MUX_DPHY_SEL(0) |
225 MUX_MPLL_SEL(1) | MUX_PWI_SEL(8) | MUX_G2D_ACP0_SEL(0) |
226 MUX_G2D_ACP1_SEL(0) | MUX_G2D_ACP_SEL(0);
227
228 clrsetbits_le32(&clk->src_dmc, clr_src_dmc, set);
229
230 /* Wait for mux change */
231 while (readl(&clk->mux_stat_dmc) & MUX_STAT_DMC_CHANGING)
232 continue;
233
234 /* CLK_DIV_DMC0 */
235 clr = ACP_RATIO(7) | ACP_PCLK_RATIO(7) | DPHY_RATIO(7) |
236 DMC_RATIO(7) | DMCD_RATIO(7) | DMCP_RATIO(7);
237 /*
238 * For:
Minkyu Kangec54c592014-09-11 14:02:03 +0900239 * MOUTdmc = 800 MHz
240 * MOUTdphy = 800 MHz
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200241 *
Minkyu Kangec54c592014-09-11 14:02:03 +0900242 * aclk_acp = MOUTdmc / (ratio + 1) = 200 (3)
243 * pclk_acp = aclk_acp / (ratio + 1) = 100 (1)
244 * sclk_dphy = MOUTdphy / (ratio + 1) = 400 (1)
245 * sclk_dmc = MOUTdmc / (ratio + 1) = 400 (1)
246 * aclk_dmcd = sclk_dmc / (ratio + 1) = 200 (1)
247 * aclk_dmcp = aclk_dmcd / (ratio + 1) = 100 (1)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200248 */
249 set = ACP_RATIO(3) | ACP_PCLK_RATIO(1) | DPHY_RATIO(1) |
250 DMC_RATIO(1) | DMCD_RATIO(1) | DMCP_RATIO(1);
251
252 clrsetbits_le32(&clk->div_dmc0, clr, set);
253
254 /* Wait for divider ready status */
255 while (readl(&clk->div_stat_dmc0) & DIV_STAT_DMC0_CHANGING)
256 continue;
257
258 /* CLK_DIV_DMC1 */
259 clr = G2D_ACP_RATIO(15) | C2C_RATIO(7) | PWI_RATIO(15) |
260 C2C_ACLK_RATIO(7) | DVSEM_RATIO(127) | DPM_RATIO(127);
261 /*
262 * For:
Minkyu Kangec54c592014-09-11 14:02:03 +0900263 * MOUTg2d = 800 MHz
264 * MOUTc2c = 800 Mhz
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200265 * MOUTpwi = 108 MHz
266 *
Joonyoung Shim400bed22015-01-23 17:30:07 +0900267 * sclk_g2d_acp = MOUTg2d / (ratio + 1) = 200 (3)
Minkyu Kangec54c592014-09-11 14:02:03 +0900268 * sclk_c2c = MOUTc2c / (ratio + 1) = 400 (1)
269 * aclk_c2c = sclk_c2c / (ratio + 1) = 200 (1)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200270 * sclk_pwi = MOUTpwi / (ratio + 1) = 18 (5)
271 */
Joonyoung Shim400bed22015-01-23 17:30:07 +0900272 set = G2D_ACP_RATIO(3) | C2C_RATIO(1) | PWI_RATIO(5) |
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200273 C2C_ACLK_RATIO(1) | DVSEM_RATIO(1) | DPM_RATIO(1);
274
275 clrsetbits_le32(&clk->div_dmc1, clr, set);
276
277 /* Wait for divider ready status */
278 while (readl(&clk->div_stat_dmc1) & DIV_STAT_DMC1_CHANGING)
279 continue;
280
281 /* CLK_SRC_PERIL0 */
282 clr = UART0_SEL(15) | UART1_SEL(15) | UART2_SEL(15) |
283 UART3_SEL(15) | UART4_SEL(15);
284 /*
285 * Set CLK_SRC_PERIL0 clocks src to MPLL
286 * src values: 0(XXTI); 1(XusbXTI); 2(SCLK_HDMI24M); 3(SCLK_USBPHY0);
287 * 5(SCLK_HDMIPHY); 6(SCLK_MPLL_USER_T); 7(SCLK_EPLL);
288 * 8(SCLK_VPLL)
289 *
290 * Set all to SCLK_MPLL_USER_T
291 */
292 set = UART0_SEL(6) | UART1_SEL(6) | UART2_SEL(6) | UART3_SEL(6) |
293 UART4_SEL(6);
294
295 clrsetbits_le32(&clk->src_peril0, clr, set);
296
297 /* CLK_DIV_PERIL0 */
298 clr = UART0_RATIO(15) | UART1_RATIO(15) | UART2_RATIO(15) |
299 UART3_RATIO(15) | UART4_RATIO(15);
300 /*
Minkyu Kangec54c592014-09-11 14:02:03 +0900301 * For MOUTuart0-4: 800MHz
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200302 *
Minkyu Kangec54c592014-09-11 14:02:03 +0900303 * SCLK_UARTx = MOUTuartX / (ratio + 1) = 100 (7)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200304 */
305 set = UART0_RATIO(7) | UART1_RATIO(7) | UART2_RATIO(7) |
306 UART3_RATIO(7) | UART4_RATIO(7);
307
308 clrsetbits_le32(&clk->div_peril0, clr, set);
309
310 while (readl(&clk->div_stat_peril0) & DIV_STAT_PERIL0_CHANGING)
311 continue;
312
313 /* CLK_DIV_FSYS1 */
314 clr = MMC0_RATIO(15) | MMC0_PRE_RATIO(255) | MMC1_RATIO(15) |
315 MMC1_PRE_RATIO(255);
316 /*
Minkyu Kangec54c592014-09-11 14:02:03 +0900317 * For MOUTmmc0-3 = 800 MHz (MPLL)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200318 *
Minkyu Kangec54c592014-09-11 14:02:03 +0900319 * DOUTmmc1 = MOUTmmc1 / (ratio + 1) = 100 (7)
320 * sclk_mmc1 = DOUTmmc1 / (ratio + 1) = 50 (1)
321 * DOUTmmc0 = MOUTmmc0 / (ratio + 1) = 100 (7)
322 * sclk_mmc0 = DOUTmmc0 / (ratio + 1) = 50 (1)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200323 */
324 set = MMC0_RATIO(7) | MMC0_PRE_RATIO(1) | MMC1_RATIO(7) |
325 MMC1_PRE_RATIO(1);
326
327 clrsetbits_le32(&clk->div_fsys1, clr, set);
328
329 /* Wait for divider ready status */
330 while (readl(&clk->div_stat_fsys1) & DIV_STAT_FSYS1_CHANGING)
331 continue;
332
333 /* CLK_DIV_FSYS2 */
334 clr = MMC2_RATIO(15) | MMC2_PRE_RATIO(255) | MMC3_RATIO(15) |
335 MMC3_PRE_RATIO(255);
336 /*
Minkyu Kangec54c592014-09-11 14:02:03 +0900337 * For MOUTmmc0-3 = 800 MHz (MPLL)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200338 *
Minkyu Kangec54c592014-09-11 14:02:03 +0900339 * DOUTmmc3 = MOUTmmc3 / (ratio + 1) = 100 (7)
340 * sclk_mmc3 = DOUTmmc3 / (ratio + 1) = 50 (1)
341 * DOUTmmc2 = MOUTmmc2 / (ratio + 1) = 100 (7)
342 * sclk_mmc2 = DOUTmmc2 / (ratio + 1) = 50 (1)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200343 */
344 set = MMC2_RATIO(7) | MMC2_PRE_RATIO(1) | MMC3_RATIO(7) |
345 MMC3_PRE_RATIO(1);
346
347 clrsetbits_le32(&clk->div_fsys2, clr, set);
348
349 /* Wait for divider ready status */
350 while (readl(&clk->div_stat_fsys2) & DIV_STAT_FSYS2_CHANGING)
351 continue;
352
353 /* CLK_DIV_FSYS3 */
354 clr = MMC4_RATIO(15) | MMC4_PRE_RATIO(255);
355 /*
Minkyu Kangec54c592014-09-11 14:02:03 +0900356 * For MOUTmmc4 = 800 MHz (MPLL)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200357 *
Minkyu Kangec54c592014-09-11 14:02:03 +0900358 * DOUTmmc4 = MOUTmmc4 / (ratio + 1) = 100 (7)
359 * sclk_mmc4 = DOUTmmc4 / (ratio + 1) = 100 (0)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200360 */
361 set = MMC4_RATIO(7) | MMC4_PRE_RATIO(0);
362
363 clrsetbits_le32(&clk->div_fsys3, clr, set);
364
365 /* Wait for divider ready status */
366 while (readl(&clk->div_stat_fsys3) & DIV_STAT_FSYS3_CHANGING)
367 continue;
368
369 return;
370}
371
372static void board_gpio_init(void)
373{
374 /* eMMC Reset Pin */
Przemyslaw Marczak41573752014-10-28 17:31:07 +0100375 gpio_request(EXYNOS4X12_GPIO_K12, "eMMC Reset");
376
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200377 gpio_cfg_pin(EXYNOS4X12_GPIO_K12, S5P_GPIO_FUNC(0x1));
378 gpio_set_pull(EXYNOS4X12_GPIO_K12, S5P_GPIO_PULL_NONE);
379 gpio_set_drv(EXYNOS4X12_GPIO_K12, S5P_GPIO_DRV_4X);
380
381 /* Enable FAN (Odroid U3) */
Przemyslaw Marczak41573752014-10-28 17:31:07 +0100382 gpio_request(EXYNOS4X12_GPIO_D00, "FAN Control");
383
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200384 gpio_set_pull(EXYNOS4X12_GPIO_D00, S5P_GPIO_PULL_UP);
385 gpio_set_drv(EXYNOS4X12_GPIO_D00, S5P_GPIO_DRV_4X);
386 gpio_direction_output(EXYNOS4X12_GPIO_D00, 1);
387
388 /* OTG Vbus output (Odroid U3+) */
Przemyslaw Marczak41573752014-10-28 17:31:07 +0100389 gpio_request(EXYNOS4X12_GPIO_L20, "OTG Vbus");
390
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200391 gpio_set_pull(EXYNOS4X12_GPIO_L20, S5P_GPIO_PULL_NONE);
392 gpio_set_drv(EXYNOS4X12_GPIO_L20, S5P_GPIO_DRV_4X);
393 gpio_direction_output(EXYNOS4X12_GPIO_L20, 0);
394
395 /* OTG INT (Odroid U3+) */
Przemyslaw Marczak41573752014-10-28 17:31:07 +0100396 gpio_request(EXYNOS4X12_GPIO_X31, "OTG INT");
397
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200398 gpio_set_pull(EXYNOS4X12_GPIO_X31, S5P_GPIO_PULL_UP);
399 gpio_set_drv(EXYNOS4X12_GPIO_X31, S5P_GPIO_DRV_4X);
400 gpio_direction_input(EXYNOS4X12_GPIO_X31);
Suriyan Ramasami4de08b52014-11-20 17:26:30 -0800401
Suriyan Ramasamia29cfb12014-11-23 22:15:32 -0800402 /* Blue LED (Odroid X2/U2/U3) */
403 gpio_request(EXYNOS4X12_GPIO_C10, "Blue LED");
404
405 gpio_direction_output(EXYNOS4X12_GPIO_C10, 0);
406
Suriyan Ramasami4de08b52014-11-20 17:26:30 -0800407#ifdef CONFIG_CMD_USB
408 /* USB3503A Reference frequency */
409 gpio_request(EXYNOS4X12_GPIO_X30, "USB3503A RefFreq");
410
411 /* USB3503A Connect */
412 gpio_request(EXYNOS4X12_GPIO_X34, "USB3503A Connect");
413
414 /* USB3503A Reset */
415 gpio_request(EXYNOS4X12_GPIO_X35, "USB3503A Reset");
416#endif
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200417}
418
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200419int exynos_early_init_f(void)
420{
421 board_clock_init();
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200422
423 return 0;
424}
425
426int exynos_init(void)
427{
Przemyslaw Marczak41573752014-10-28 17:31:07 +0100428 board_gpio_init();
429
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200430 return 0;
431}
432
433int exynos_power_init(void)
434{
Minkyu Kangabf4a622015-10-23 16:15:04 +0900435 const char *mmc_regulators[] = {
436 "VDDQ_EMMC_1.8V",
437 "VDDQ_EMMC_2.8V",
438 "TFLASH_2.8V",
439 NULL,
440 };
441
Przemyslaw Marczak75692a32015-05-13 13:38:27 +0200442 if (regulator_list_autoset(mmc_regulators, NULL, true))
Seung-Woo Kimca211662018-06-04 16:03:05 +0900443 pr_err("Unable to init all mmc regulators\n");
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200444
445 return 0;
446}
447
448#ifdef CONFIG_USB_GADGET
449static int s5pc210_phy_control(int on)
450{
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200451 struct udevice *dev;
452 int ret;
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200453
Przemyslaw Marczak75692a32015-05-13 13:38:27 +0200454 ret = regulator_get_by_platname("VDD_UOTG_3.0V", &dev);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200455 if (ret) {
Seung-Woo Kimca211662018-06-04 16:03:05 +0900456 pr_err("Regulator get error: %d\n", ret);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200457 return ret;
458 }
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200459
460 if (on)
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200461 return regulator_set_mode(dev, OPMODE_ON);
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200462 else
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200463 return regulator_set_mode(dev, OPMODE_LPM);
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200464}
465
Marek Vasut6939aca2015-12-04 02:23:29 +0100466struct dwc2_plat_otg_data s5pc210_otg_data = {
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200467 .phy_control = s5pc210_phy_control,
468 .regs_phy = EXYNOS4X12_USBPHY_BASE,
469 .regs_otg = EXYNOS4X12_USBOTG_BASE,
470 .usb_phy_ctrl = EXYNOS4X12_USBPHY_CONTROL,
471 .usb_flags = PHY0_SLEEP,
472};
Suriyan Ramasami97f4ef62014-10-29 09:22:43 -0700473#endif
474
475#if defined(CONFIG_USB_GADGET) || defined(CONFIG_CMD_USB)
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200476
Krzysztof Kozlowski1b2b3822019-03-06 10:23:09 +0100477static void set_usb3503_ref_clk(void)
478{
479#ifdef CONFIG_BOARD_TYPES
480 /*
481 * gpx3-0 chooses primary (low) or secondary (high) reference clock
482 * frequencies table. The choice of clock is done through hard-wired
483 * REF_SEL pins.
484 * The Odroid Us have reference clock at 24 MHz (00 entry from secondary
485 * table) and Odroid Xs have it at 26 MHz (01 entry from primary table).
486 */
487 if (gd->board_type == ODROID_TYPE_U3)
488 gpio_direction_output(EXYNOS4X12_GPIO_X30, 0);
489 else
490 gpio_direction_output(EXYNOS4X12_GPIO_X30, 1);
491#else
492 /* Choose Odroid Xs frequency without board types */
493 gpio_direction_output(EXYNOS4X12_GPIO_X30, 1);
494#endif /* CONFIG_BOARD_TYPES */
495}
496
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200497int board_usb_init(int index, enum usb_init_type init)
498{
Suriyan Ramasami97f4ef62014-10-29 09:22:43 -0700499#ifdef CONFIG_CMD_USB
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200500 struct udevice *dev;
501 int ret;
Suriyan Ramasami97f4ef62014-10-29 09:22:43 -0700502
Krzysztof Kozlowski1b2b3822019-03-06 10:23:09 +0100503 set_usb3503_ref_clk();
Suriyan Ramasami97f4ef62014-10-29 09:22:43 -0700504
505 /* Disconnect, Reset, Connect */
506 gpio_direction_output(EXYNOS4X12_GPIO_X34, 0);
507 gpio_direction_output(EXYNOS4X12_GPIO_X35, 0);
508 gpio_direction_output(EXYNOS4X12_GPIO_X35, 1);
509 gpio_direction_output(EXYNOS4X12_GPIO_X34, 1);
510
511 /* Power off and on BUCK8 for LAN9730 */
512 debug("LAN9730 - Turning power buck 8 OFF and ON.\n");
513
Przemyslaw Marczak75692a32015-05-13 13:38:27 +0200514 ret = regulator_get_by_platname("VCC_P3V3_2.85V", &dev);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200515 if (ret) {
Seung-Woo Kimca211662018-06-04 16:03:05 +0900516 pr_err("Regulator get error: %d\n", ret);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200517 return ret;
Suriyan Ramasami97f4ef62014-10-29 09:22:43 -0700518 }
519
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200520 ret = regulator_set_enable(dev, true);
521 if (ret) {
Seung-Woo Kimca211662018-06-04 16:03:05 +0900522 pr_err("Regulator %s enable setting error: %d\n", dev->name, ret);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200523 return ret;
524 }
Suriyan Ramasami97f4ef62014-10-29 09:22:43 -0700525
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200526 ret = regulator_set_value(dev, 750000);
527 if (ret) {
Seung-Woo Kimca211662018-06-04 16:03:05 +0900528 pr_err("Regulator %s value setting error: %d\n", dev->name, ret);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200529 return ret;
530 }
531
532 ret = regulator_set_value(dev, 3300000);
533 if (ret) {
Seung-Woo Kimca211662018-06-04 16:03:05 +0900534 pr_err("Regulator %s value setting error: %d\n", dev->name, ret);
Przemyslaw Marczake7781bc2015-05-13 13:38:25 +0200535 return ret;
536 }
537#endif
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200538 debug("USB_udc_probe\n");
Marek Vasut01b61fa2015-12-04 02:26:33 +0100539 return dwc2_udc_probe(&s5pc210_otg_data);
Przemyslaw Marczak0b217aa2014-09-01 13:50:51 +0200540}
541#endif