blob: 88e6db491bfd3720f23daf8765d97f49626510fa [file] [log] [blame]
wdenk232fe0b2003-09-02 22:48:03 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
wdenk7182b0f2003-10-06 21:55:32 +00005 * (C) Copyright 2003
6 * DAVE Srl
wdenk232fe0b2003-09-02 22:48:03 +00007 *
wdenk7182b0f2003-10-06 21:55:32 +00008 * http://www.dave-tech.it
9 * http://www.wawnet.biz
10 * mailto:info@wawnet.biz
11 *
12 * Credits: Stefan Roese, Wolfgang Denk
wdenk232fe0b2003-09-02 22:48:03 +000013 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * board/config.h - configuration options, board specific
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
wdenk9c53f402003-10-15 23:53:47 +000037#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
wdenk7182b0f2003-10-06 21:55:32 +000038#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
39#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
wdenkda55c6e2004-01-20 23:12:12 +000040#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
41#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
wdenk7182b0f2003-10-06 21:55:32 +000042#endif
43
wdenk99874b42004-07-01 21:40:08 +000044
45/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
wdenk7ac16102004-08-01 22:48:16 +000049#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
Wolfgang Denk04a3cc12005-07-31 00:30:09 +020050#define CONFIG_PPCHAMELEON_CLK_25
wdenk7ac16102004-08-01 22:48:16 +000051#endif
wdenk99874b42004-07-01 21:40:08 +000052
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
wdenk232fe0b2003-09-02 22:48:03 +000059/*
60 * Debug stuff
61 */
wdenkda55c6e2004-01-20 23:12:12 +000062#undef __DEBUG_START_FROM_SRAM__
wdenk232fe0b2003-09-02 22:48:03 +000063#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
66#define CFG_DUMMY_FLASH_SIZE 1024*1024*4
67#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000075#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
wdenk232fe0b2003-09-02 22:48:03 +000077
wdenkda55c6e2004-01-20 23:12:12 +000078#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
79#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenk232fe0b2003-09-02 22:48:03 +000080
wdenk99874b42004-07-01 21:40:08 +000081
82#ifdef CONFIG_PPCHAMELEON_CLK_25
wdenk7ac16102004-08-01 22:48:16 +000083# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenk99874b42004-07-01 21:40:08 +000084#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenk7ac16102004-08-01 22:48:16 +000085# define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk99874b42004-07-01 21:40:08 +000086#else
wdenk7ac16102004-08-01 22:48:16 +000087# error "* External frequency (SysClk) not defined! *"
wdenk99874b42004-07-01 21:40:08 +000088#endif
wdenk232fe0b2003-09-02 22:48:03 +000089
wdenk232fe0b2003-09-02 22:48:03 +000090#define CONFIG_BAUDRATE 115200
wdenka4685fe2003-09-03 14:03:26 +000091#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk232fe0b2003-09-02 22:48:03 +000092
wdenk232fe0b2003-09-02 22:48:03 +000093#undef CONFIG_BOOTARGS
wdenk232fe0b2003-09-02 22:48:03 +000094
wdenkbd08bc42003-09-13 19:13:29 +000095/* Ethernet stuff */
96#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
97#define CONFIG_ETHADDR 00:50:c2:1e:af:fe
wdenk54070ab2004-12-31 09:32:47 +000098#define CONFIG_HAS_ETH1
wdenkda55c6e2004-01-20 23:12:12 +000099#define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
wdenk232fe0b2003-09-02 22:48:03 +0000100
101#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
102#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
103
wdenk232fe0b2003-09-02 22:48:03 +0000104#undef CONFIG_EXT_PHY
wdenk2a6109c2004-06-06 23:53:59 +0000105#define CONFIG_NET_MULTI 1
wdenka4685fe2003-09-03 14:03:26 +0000106
wdenk232fe0b2003-09-02 22:48:03 +0000107#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +0000108#ifndef CONFIG_EXT_PHY
stroese3c890fe2005-06-30 13:06:07 +0000109#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
110#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
wdenk232fe0b2003-09-02 22:48:03 +0000111#else
wdenkda55c6e2004-01-20 23:12:12 +0000112#define CONFIG_PHY_ADDR 2 /* PHY address */
wdenk232fe0b2003-09-02 22:48:03 +0000113#endif
wdenkda55c6e2004-01-20 23:12:12 +0000114#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
wdenk232fe0b2003-09-02 22:48:03 +0000115
wdenk232fe0b2003-09-02 22:48:03 +0000116#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
wdenk232fe0b2003-09-02 22:48:03 +0000117 CFG_CMD_DATE | \
wdenk8d5d28a2005-04-02 22:37:54 +0000118 CFG_CMD_DHCP | \
wdenk232fe0b2003-09-02 22:48:03 +0000119 CFG_CMD_ELF | \
wdenka4685fe2003-09-03 14:03:26 +0000120 CFG_CMD_EEPROM | \
wdenk232fe0b2003-09-02 22:48:03 +0000121 CFG_CMD_I2C | \
wdenka4685fe2003-09-03 14:03:26 +0000122 CFG_CMD_IRQ | \
wdenkbb33bab2004-05-13 13:23:58 +0000123 CFG_CMD_JFFS2 | \
wdenka4685fe2003-09-03 14:03:26 +0000124 CFG_CMD_MII | \
wdenk8886a662004-04-18 19:43:36 +0000125 CFG_CMD_NAND | \
wdenk8d5d28a2005-04-02 22:37:54 +0000126 CFG_CMD_NFS | \
127 CFG_CMD_PCI | \
128 CFG_CMD_SNTP )
wdenk232fe0b2003-09-02 22:48:03 +0000129
130#define CONFIG_MAC_PARTITION
131#define CONFIG_DOS_PARTITION
132
133/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
134#include <cmd_confdefs.h>
135
wdenkda55c6e2004-01-20 23:12:12 +0000136#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk232fe0b2003-09-02 22:48:03 +0000137
wdenk6601db22005-03-17 16:43:10 +0000138#define CONFIG_RTC_M41T11 1 /* uses a M41T00 RTC */
139#define CFG_I2C_RTC_ADDR 0x68
140#define CFG_M41T11_BASE_YEAR 1900
wdenk232fe0b2003-09-02 22:48:03 +0000141
wdenkda55c6e2004-01-20 23:12:12 +0000142#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenk232fe0b2003-09-02 22:48:03 +0000143
144/*
145 * Miscellaneous configurable options
146 */
147#define CFG_LONGHELP /* undef to save memory */
wdenka4685fe2003-09-03 14:03:26 +0000148#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk232fe0b2003-09-02 22:48:03 +0000149
150#undef CFG_HUSH_PARSER /* use "hush" command parser */
151#ifdef CFG_HUSH_PARSER
wdenkda55c6e2004-01-20 23:12:12 +0000152#define CFG_PROMPT_HUSH_PS2 "> "
wdenk232fe0b2003-09-02 22:48:03 +0000153#endif
154
155#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +0000156#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk232fe0b2003-09-02 22:48:03 +0000157#else
wdenkda55c6e2004-01-20 23:12:12 +0000158#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk232fe0b2003-09-02 22:48:03 +0000159#endif
160#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
161#define CFG_MAXARGS 16 /* max number of command args */
162#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
163
wdenkda55c6e2004-01-20 23:12:12 +0000164#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk232fe0b2003-09-02 22:48:03 +0000165
wdenkda55c6e2004-01-20 23:12:12 +0000166#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk232fe0b2003-09-02 22:48:03 +0000167
168#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
169#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
170
wdenkbb33bab2004-05-13 13:23:58 +0000171#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
wdenkda55c6e2004-01-20 23:12:12 +0000172#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
wdenkbb33bab2004-05-13 13:23:58 +0000173#define CFG_BASE_BAUD 691200
wdenk232fe0b2003-09-02 22:48:03 +0000174
175/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000176#define CFG_BAUDRATE_TABLE \
wdenk9c53f402003-10-15 23:53:47 +0000177 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
178 57600, 115200, 230400, 460800, 921600 }
wdenk232fe0b2003-09-02 22:48:03 +0000179
180#define CFG_LOAD_ADDR 0x100000 /* default load address */
181#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
182
wdenkda55c6e2004-01-20 23:12:12 +0000183#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk232fe0b2003-09-02 22:48:03 +0000184
185#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
186
187/*-----------------------------------------------------------------------
188 * NAND-FLASH stuff
189 *-----------------------------------------------------------------------
190 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100191/*
192 * nand device 1 on dave (PPChameleonEVB) needs more time,
193 * so we just introduce additional wait in nand_wait(),
194 * effectively for both devices.
195 */
196#define PPCHAMELON_NAND_TIMER_HACK
Bartlomiej Sieka6eed2ab2006-02-24 09:37:22 +0100197
wdenk232fe0b2003-09-02 22:48:03 +0000198#define CFG_NAND0_BASE 0xFF400000
199#define CFG_NAND1_BASE 0xFF000000
Bartlomiej Sieka6eed2ab2006-02-24 09:37:22 +0100200#define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, CFG_NAND1_BASE }
201#define NAND_BIG_DELAY_US 25
202#define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
wdenk232fe0b2003-09-02 22:48:03 +0000203
wdenk232fe0b2003-09-02 22:48:03 +0000204#define NAND_MAX_CHIPS 1
205
wdenkda55c6e2004-01-20 23:12:12 +0000206#define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100207#define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenkda55c6e2004-01-20 23:12:12 +0000208#define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
209#define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
wdenk232fe0b2003-09-02 22:48:03 +0000210
211#define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100212#define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
wdenk232fe0b2003-09-02 22:48:03 +0000213#define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
214#define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
wdenk232fe0b2003-09-02 22:48:03 +0000215
Bartlomiej Sieka6eed2ab2006-02-24 09:37:22 +0100216#define MACRO_NAND_DISABLE_CE(nandptr) do \
217{ \
218 switch((unsigned long)nandptr) \
219 { \
220 case CFG_NAND0_BASE: \
221 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
222 break; \
223 case CFG_NAND1_BASE: \
224 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
225 break; \
226 } \
227} while(0)
228
229#define MACRO_NAND_ENABLE_CE(nandptr) do \
230{ \
231 switch((unsigned long)nandptr) \
232 { \
233 case CFG_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
235 break; \
236 case CFG_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
238 break; \
239 } \
240} while(0)
241
242#define MACRO_NAND_CTL_CLRALE(nandptr) do \
243{ \
244 switch((unsigned long)nandptr) \
245 { \
246 case CFG_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
248 break; \
249 case CFG_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
251 break; \
252 } \
253} while(0)
254
255#define MACRO_NAND_CTL_SETALE(nandptr) do \
256{ \
257 switch((unsigned long)nandptr) \
258 { \
259 case CFG_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
261 break; \
262 case CFG_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
264 break; \
265 } \
266} while(0)
267
268#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
269{ \
270 switch((unsigned long)nandptr) \
271 { \
272 case CFG_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
274 break; \
275 case CFG_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
277 break; \
278 } \
279} while(0)
280
281#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
282 switch((unsigned long)nandptr) { \
283 case CFG_NAND0_BASE: \
284 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
285 break; \
286 case CFG_NAND1_BASE: \
287 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
288 break; \
289 } \
290} while(0)
wdenk232fe0b2003-09-02 22:48:03 +0000291
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100292#if 0
293#define SECTORSIZE 512
294#define NAND_NO_RB
wdenk232fe0b2003-09-02 22:48:03 +0000295
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100296#define ADDR_COLUMN 1
297#define ADDR_PAGE 2
298#define ADDR_COLUMN_PAGE 3
wdenk232fe0b2003-09-02 22:48:03 +0000299
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100300#define NAND_ChipID_UNKNOWN 0x00
301#define NAND_MAX_FLOORS 1
wdenk232fe0b2003-09-02 22:48:03 +0000302
wdenk232fe0b2003-09-02 22:48:03 +0000303
wdenk232fe0b2003-09-02 22:48:03 +0000304
wdenk7182b0f2003-10-06 21:55:32 +0000305#ifdef NAND_NO_RB
306/* constant delay (see also tR in the datasheet) */
wdenk232fe0b2003-09-02 22:48:03 +0000307#define NAND_WAIT_READY(nand) do { \
wdenk7182b0f2003-10-06 21:55:32 +0000308 udelay(12); \
wdenk232fe0b2003-09-02 22:48:03 +0000309} while (0)
wdenk7182b0f2003-10-06 21:55:32 +0000310#else
311/* use the R/B pin */
312/* TBD */
313#endif
wdenk232fe0b2003-09-02 22:48:03 +0000314
315#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
316#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
317#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
318#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100319#endif
wdenk232fe0b2003-09-02 22:48:03 +0000320/*-----------------------------------------------------------------------
321 * PCI stuff
322 *-----------------------------------------------------------------------
323 */
wdenkda55c6e2004-01-20 23:12:12 +0000324#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
325#define PCI_HOST_FORCE 1 /* configure as pci host */
326#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk232fe0b2003-09-02 22:48:03 +0000327
wdenkda55c6e2004-01-20 23:12:12 +0000328#define CONFIG_PCI /* include pci support */
329#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
330#undef CONFIG_PCI_PNP /* do pci plug-and-play */
331 /* resource configuration */
wdenk232fe0b2003-09-02 22:48:03 +0000332
wdenkda55c6e2004-01-20 23:12:12 +0000333#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk232fe0b2003-09-02 22:48:03 +0000334
wdenk99874b42004-07-01 21:40:08 +0000335#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
336#define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
wdenkda55c6e2004-01-20 23:12:12 +0000337#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenk99874b42004-07-01 21:40:08 +0000338
wdenkda55c6e2004-01-20 23:12:12 +0000339#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
340#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
341#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
342#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
343#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
344#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk232fe0b2003-09-02 22:48:03 +0000345
346/*-----------------------------------------------------------------------
347 * Start addresses for the final memory configuration
348 * (Set up by the startup code)
349 * Please note that CFG_SDRAM_BASE _must_ start at 0
350 */
351#define CFG_SDRAM_BASE 0x00000000
Wolfgang Denk47f57792005-08-08 01:03:24 +0200352
353/* Reserve 256 kB for Monitor */
Bartlomiej Sieka6eed2ab2006-02-24 09:37:22 +0100354/*
wdenk232fe0b2003-09-02 22:48:03 +0000355#define CFG_FLASH_BASE 0xFFFC0000
356#define CFG_MONITOR_BASE CFG_FLASH_BASE
Wolfgang Denk47f57792005-08-08 01:03:24 +0200357#define CFG_MONITOR_LEN (256 * 1024)
Bartlomiej Sieka6eed2ab2006-02-24 09:37:22 +0100358*/
Wolfgang Denk47f57792005-08-08 01:03:24 +0200359
360/* Reserve 320 kB for Monitor */
Wolfgang Denk47f57792005-08-08 01:03:24 +0200361#define CFG_FLASH_BASE 0xFFFB0000
362#define CFG_MONITOR_BASE CFG_FLASH_BASE
363#define CFG_MONITOR_LEN (320 * 1024)
Wolfgang Denk47f57792005-08-08 01:03:24 +0200364
wdenk232fe0b2003-09-02 22:48:03 +0000365#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
366
367/*
368 * For booting Linux, the board info and command line data
369 * have to be in the first 8 MB of memory, since this is
370 * the maximum mapped by the Linux kernel during initialization.
371 */
372#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
373/*-----------------------------------------------------------------------
374 * FLASH organization
375 */
376#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
377#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
378
379#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
380#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
381
wdenkda55c6e2004-01-20 23:12:12 +0000382#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
383#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
384#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk232fe0b2003-09-02 22:48:03 +0000385/*
386 * The following defines are added for buggy IOP480 byte interface.
387 * All other boards should use the standard values (CPCI405 etc.)
388 */
wdenkda55c6e2004-01-20 23:12:12 +0000389#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
390#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
391#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenk232fe0b2003-09-02 22:48:03 +0000392
wdenkda55c6e2004-01-20 23:12:12 +0000393#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk232fe0b2003-09-02 22:48:03 +0000394
wdenk232fe0b2003-09-02 22:48:03 +0000395/*-----------------------------------------------------------------------
396 * Environment Variable setup
397 */
wdenk99874b42004-07-01 21:40:08 +0000398#ifdef ENVIRONMENT_IN_EEPROM
399
400#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
401#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
402#define CFG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/
403
404#else /* DEFAULT: environment in flash, using redundand flash sectors */
405
wdenk8886a662004-04-18 19:43:36 +0000406#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
407#define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
408#define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
409#define CFG_ENV_ADDR_REDUND 0xFFFFA000
410#define CFG_ENV_SIZE_REDUND 0x2000
wdenk232fe0b2003-09-02 22:48:03 +0000411
wdenk99874b42004-07-01 21:40:08 +0000412#endif /* ENVIRONMENT_IN_EEPROM */
413
414
wdenk232fe0b2003-09-02 22:48:03 +0000415#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkda55c6e2004-01-20 23:12:12 +0000416#define CFG_NVRAM_SIZE 242 /* NVRAM size */
wdenk232fe0b2003-09-02 22:48:03 +0000417
418/*-----------------------------------------------------------------------
419 * I2C EEPROM (CAT24WC16) for environment
420 */
421#define CONFIG_HARD_I2C /* I2c with hardware support */
422#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
423#define CFG_I2C_SLAVE 0x7F
424
425#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkda55c6e2004-01-20 23:12:12 +0000426#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
427/* mask of address bits that overflow into the "EEPROM chip address" */
wdenk232fe0b2003-09-02 22:48:03 +0000428/*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
429#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
430 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000431 /* last 4 bits of the address */
wdenk232fe0b2003-09-02 22:48:03 +0000432#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
433#define CFG_EEPROM_PAGE_WRITE_ENABLE
434
435/*-----------------------------------------------------------------------
436 * Cache Configuration
437 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200438#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkda55c6e2004-01-20 23:12:12 +0000439 /* have only 8kB, 16kB is save here */
wdenk232fe0b2003-09-02 22:48:03 +0000440#define CFG_CACHELINE_SIZE 32 /* ... */
441#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
442#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
443#endif
444
445/*
446 * Init Memory Controller:
447 *
448 * BR0/1 and OR0/1 (FLASH)
449 */
450
451#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
452
453/*-----------------------------------------------------------------------
454 * External Bus Controller (EBC) Setup
455 */
456
wdenkda55c6e2004-01-20 23:12:12 +0000457/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
458#define CFG_EBC_PB0AP 0x92015480
459#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk232fe0b2003-09-02 22:48:03 +0000460
wdenkda55c6e2004-01-20 23:12:12 +0000461/* Memory Bank 1 (External SRAM) initialization */
wdenk232fe0b2003-09-02 22:48:03 +0000462/* Since this must replace NOR Flash, we use the same settings for CS0 */
wdenkda55c6e2004-01-20 23:12:12 +0000463#define CFG_EBC_PB1AP 0x92015480
464#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000465
wdenkda55c6e2004-01-20 23:12:12 +0000466/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
467#define CFG_EBC_PB2AP 0x92015480
468#define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000469
wdenkda55c6e2004-01-20 23:12:12 +0000470/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
471#define CFG_EBC_PB3AP 0x92015480
472#define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000473
wdenk99874b42004-07-01 21:40:08 +0000474#ifdef CONFIG_PPCHAMELEON_SMI712
475/*
476 * Video console (graphic: SMI LynxEM)
477 */
478#define CONFIG_VIDEO
479#define CONFIG_CFB_CONSOLE
480#define CONFIG_VIDEO_SMI_LYNXEM
481#define CONFIG_VIDEO_LOGO
482/*#define CONFIG_VIDEO_BMP_LOGO*/
483#define CONFIG_CONSOLE_EXTRA_INFO
484#define CONFIG_VGA_AS_SINGLE_DEVICE
485/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
486#define CFG_ISA_IO 0xE8000000
487/* see also drivers/videomodes.c */
488#define CFG_DEFAULT_VIDEO_MODE 0x303
wdenk232fe0b2003-09-02 22:48:03 +0000489#endif
490
491/*-----------------------------------------------------------------------
492 * FPGA stuff
493 */
494/* FPGA internal regs */
wdenkda55c6e2004-01-20 23:12:12 +0000495#define CFG_FPGA_MODE 0x00
496#define CFG_FPGA_STATUS 0x02
497#define CFG_FPGA_TS 0x04
498#define CFG_FPGA_TS_LOW 0x06
499#define CFG_FPGA_TS_CAP0 0x10
500#define CFG_FPGA_TS_CAP0_LOW 0x12
501#define CFG_FPGA_TS_CAP1 0x14
502#define CFG_FPGA_TS_CAP1_LOW 0x16
503#define CFG_FPGA_TS_CAP2 0x18
504#define CFG_FPGA_TS_CAP2_LOW 0x1a
505#define CFG_FPGA_TS_CAP3 0x1c
506#define CFG_FPGA_TS_CAP3_LOW 0x1e
wdenk232fe0b2003-09-02 22:48:03 +0000507
508/* FPGA Mode Reg */
wdenkda55c6e2004-01-20 23:12:12 +0000509#define CFG_FPGA_MODE_CF_RESET 0x0001
wdenk232fe0b2003-09-02 22:48:03 +0000510#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
511#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
wdenkda55c6e2004-01-20 23:12:12 +0000512#define CFG_FPGA_MODE_TS_CLEAR 0x2000
wdenk232fe0b2003-09-02 22:48:03 +0000513
514/* FPGA Status Reg */
wdenkda55c6e2004-01-20 23:12:12 +0000515#define CFG_FPGA_STATUS_DIP0 0x0001
516#define CFG_FPGA_STATUS_DIP1 0x0002
517#define CFG_FPGA_STATUS_DIP2 0x0004
518#define CFG_FPGA_STATUS_FLASH 0x0008
519#define CFG_FPGA_STATUS_TS_IRQ 0x1000
wdenk232fe0b2003-09-02 22:48:03 +0000520
wdenkbb33bab2004-05-13 13:23:58 +0000521#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
522#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk232fe0b2003-09-02 22:48:03 +0000523
524/* FPGA program pin configuration */
wdenkbb33bab2004-05-13 13:23:58 +0000525#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
526#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
527#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
528#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
529#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk232fe0b2003-09-02 22:48:03 +0000530
531/*-----------------------------------------------------------------------
532 * Definitions for initial stack pointer and data area (in data cache)
533 */
wdenk232fe0b2003-09-02 22:48:03 +0000534/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkbb33bab2004-05-13 13:23:58 +0000535#define CFG_TEMP_STACK_OCM 1
wdenk232fe0b2003-09-02 22:48:03 +0000536
537/* On Chip Memory location */
538#define CFG_OCM_DATA_ADDR 0xF8000000
539#define CFG_OCM_DATA_SIZE 0x1000
540#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
541#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
wdenk232fe0b2003-09-02 22:48:03 +0000542
543#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
544#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000545#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk232fe0b2003-09-02 22:48:03 +0000546
547/*-----------------------------------------------------------------------
548 * Definitions for GPIO setup (PPC405EP specific)
549 *
wdenkda55c6e2004-01-20 23:12:12 +0000550 * GPIO0[0] - External Bus Controller BLAST output
551 * GPIO0[1-9] - Instruction trace outputs -> GPIO
wdenk232fe0b2003-09-02 22:48:03 +0000552 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
553 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
554 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
555 * GPIO0[24-27] - UART0 control signal inputs/outputs
556 * GPIO0[28-29] - UART1 data signal input/output
wdenkda55c6e2004-01-20 23:12:12 +0000557 * GPIO0[30] - EMAC0 input
558 * GPIO0[31] - EMAC1 reject packet as output
wdenk232fe0b2003-09-02 22:48:03 +0000559 */
wdenkda55c6e2004-01-20 23:12:12 +0000560#define CFG_GPIO0_OSRH 0x40000550
561#define CFG_GPIO0_OSRL 0x00000110
562#define CFG_GPIO0_ISR1H 0x00000000
wdenk9e7130b2004-09-09 17:44:35 +0000563/*#define CFG_GPIO0_ISR1L 0x15555445*/
wdenkda55c6e2004-01-20 23:12:12 +0000564#define CFG_GPIO0_ISR1L 0x15555444
565#define CFG_GPIO0_TSRH 0x00000000
566#define CFG_GPIO0_TSRL 0x00000000
567#define CFG_GPIO0_TCR 0xF7FF8014
wdenk232fe0b2003-09-02 22:48:03 +0000568
569/*
570 * Internal Definitions
571 *
572 * Boot Flags
573 */
574#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
575#define BOOTFLAG_WARM 0x02 /* Software reboot */
576
wdenkad276f22004-01-04 16:28:35 +0000577
wdenk232fe0b2003-09-02 22:48:03 +0000578#define CONFIG_NO_SERIAL_EEPROM
wdenk9e7130b2004-09-09 17:44:35 +0000579
wdenkbd08bc42003-09-13 19:13:29 +0000580/*--------------------------------------------------------------------*/
wdenk9e7130b2004-09-09 17:44:35 +0000581
wdenk232fe0b2003-09-02 22:48:03 +0000582#ifdef CONFIG_NO_SERIAL_EEPROM
583
wdenk232fe0b2003-09-02 22:48:03 +0000584/*
wdenkbd08bc42003-09-13 19:13:29 +0000585!-----------------------------------------------------------------------
wdenk232fe0b2003-09-02 22:48:03 +0000586! Defines for entry options.
587! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
wdenkda55c6e2004-01-20 23:12:12 +0000588! are plugged in the board will be utilized as non-ECC DIMMs.
wdenkbd08bc42003-09-13 19:13:29 +0000589!-----------------------------------------------------------------------
wdenk232fe0b2003-09-02 22:48:03 +0000590*/
wdenkbb33bab2004-05-13 13:23:58 +0000591#undef AUTO_MEMORY_CONFIG
592#define DIMM_READ_ADDR 0xAB
593#define DIMM_WRITE_ADDR 0xAA
wdenk232fe0b2003-09-02 22:48:03 +0000594
wdenkbb33bab2004-05-13 13:23:58 +0000595#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
596#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
597#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
598#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
599#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
600#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
601#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
602#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
603#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
604#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
wdenk232fe0b2003-09-02 22:48:03 +0000605
606/* Defines for CPC0_PLLMR1 Register fields */
wdenkbb33bab2004-05-13 13:23:58 +0000607#define PLL_ACTIVE 0x80000000
608#define CPC0_PLLMR1_SSCS 0x80000000
609#define PLL_RESET 0x40000000
610#define CPC0_PLLMR1_PLLR 0x40000000
wdenk232fe0b2003-09-02 22:48:03 +0000611 /* Feedback multiplier */
wdenkbb33bab2004-05-13 13:23:58 +0000612#define PLL_FBKDIV 0x00F00000
613#define CPC0_PLLMR1_FBDV 0x00F00000
614#define PLL_FBKDIV_16 0x00000000
615#define PLL_FBKDIV_1 0x00100000
616#define PLL_FBKDIV_2 0x00200000
617#define PLL_FBKDIV_3 0x00300000
618#define PLL_FBKDIV_4 0x00400000
619#define PLL_FBKDIV_5 0x00500000
620#define PLL_FBKDIV_6 0x00600000
621#define PLL_FBKDIV_7 0x00700000
622#define PLL_FBKDIV_8 0x00800000
623#define PLL_FBKDIV_9 0x00900000
624#define PLL_FBKDIV_10 0x00A00000
625#define PLL_FBKDIV_11 0x00B00000
626#define PLL_FBKDIV_12 0x00C00000
627#define PLL_FBKDIV_13 0x00D00000
628#define PLL_FBKDIV_14 0x00E00000
629#define PLL_FBKDIV_15 0x00F00000
wdenk232fe0b2003-09-02 22:48:03 +0000630 /* Forward A divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000631#define PLL_FWDDIVA 0x00070000
632#define CPC0_PLLMR1_FWDVA 0x00070000
633#define PLL_FWDDIVA_8 0x00000000
634#define PLL_FWDDIVA_7 0x00010000
635#define PLL_FWDDIVA_6 0x00020000
636#define PLL_FWDDIVA_5 0x00030000
637#define PLL_FWDDIVA_4 0x00040000
638#define PLL_FWDDIVA_3 0x00050000
639#define PLL_FWDDIVA_2 0x00060000
640#define PLL_FWDDIVA_1 0x00070000
wdenk232fe0b2003-09-02 22:48:03 +0000641 /* Forward B divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000642#define PLL_FWDDIVB 0x00007000
643#define CPC0_PLLMR1_FWDVB 0x00007000
644#define PLL_FWDDIVB_8 0x00000000
645#define PLL_FWDDIVB_7 0x00001000
646#define PLL_FWDDIVB_6 0x00002000
647#define PLL_FWDDIVB_5 0x00003000
648#define PLL_FWDDIVB_4 0x00004000
649#define PLL_FWDDIVB_3 0x00005000
650#define PLL_FWDDIVB_2 0x00006000
651#define PLL_FWDDIVB_1 0x00007000
wdenk232fe0b2003-09-02 22:48:03 +0000652 /* PLL tune bits */
wdenkbb33bab2004-05-13 13:23:58 +0000653#define PLL_TUNE_MASK 0x000003FF
654#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
655#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
656#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
657#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
658#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
659#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
660#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
wdenk232fe0b2003-09-02 22:48:03 +0000661
662/* Defines for CPC0_PLLMR0 Register fields */
663 /* CPU divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000664#define PLL_CPUDIV 0x00300000
665#define CPC0_PLLMR0_CCDV 0x00300000
666#define PLL_CPUDIV_1 0x00000000
667#define PLL_CPUDIV_2 0x00100000
668#define PLL_CPUDIV_3 0x00200000
669#define PLL_CPUDIV_4 0x00300000
wdenk232fe0b2003-09-02 22:48:03 +0000670 /* PLB divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000671#define PLL_PLBDIV 0x00030000
672#define CPC0_PLLMR0_CBDV 0x00030000
673#define PLL_PLBDIV_1 0x00000000
674#define PLL_PLBDIV_2 0x00010000
675#define PLL_PLBDIV_3 0x00020000
676#define PLL_PLBDIV_4 0x00030000
wdenk232fe0b2003-09-02 22:48:03 +0000677 /* OPB divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000678#define PLL_OPBDIV 0x00003000
679#define CPC0_PLLMR0_OPDV 0x00003000
680#define PLL_OPBDIV_1 0x00000000
681#define PLL_OPBDIV_2 0x00001000
682#define PLL_OPBDIV_3 0x00002000
683#define PLL_OPBDIV_4 0x00003000
wdenk232fe0b2003-09-02 22:48:03 +0000684 /* EBC divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000685#define PLL_EXTBUSDIV 0x00000300
686#define CPC0_PLLMR0_EPDV 0x00000300
687#define PLL_EXTBUSDIV_2 0x00000000
688#define PLL_EXTBUSDIV_3 0x00000100
689#define PLL_EXTBUSDIV_4 0x00000200
690#define PLL_EXTBUSDIV_5 0x00000300
wdenk232fe0b2003-09-02 22:48:03 +0000691 /* MAL divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000692#define PLL_MALDIV 0x00000030
693#define CPC0_PLLMR0_MPDV 0x00000030
694#define PLL_MALDIV_1 0x00000000
695#define PLL_MALDIV_2 0x00000010
696#define PLL_MALDIV_3 0x00000020
697#define PLL_MALDIV_4 0x00000030
wdenk232fe0b2003-09-02 22:48:03 +0000698 /* PCI divisor */
wdenkbb33bab2004-05-13 13:23:58 +0000699#define PLL_PCIDIV 0x00000003
700#define CPC0_PLLMR0_PPFD 0x00000003
701#define PLL_PCIDIV_1 0x00000000
702#define PLL_PCIDIV_2 0x00000001
703#define PLL_PCIDIV_3 0x00000002
704#define PLL_PCIDIV_4 0x00000003
wdenk232fe0b2003-09-02 22:48:03 +0000705
wdenk99874b42004-07-01 21:40:08 +0000706#ifdef CONFIG_PPCHAMELEON_CLK_25
707/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
708#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
709 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
710 PLL_MALDIV_1 | PLL_PCIDIV_4)
711#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
712 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
713 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
714
715#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
716 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
717 PLL_MALDIV_1 | PLL_PCIDIV_4)
718#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
719 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
720 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
721
722#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
723 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
724 PLL_MALDIV_1 | PLL_PCIDIV_4)
725#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
726 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
727 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
728
729#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
730 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
731 PLL_MALDIV_1 | PLL_PCIDIV_2)
732#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
733 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
734 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
735
736#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
737
wdenkad276f22004-01-04 16:28:35 +0000738/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenk99874b42004-07-01 21:40:08 +0000739#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
wdenkbb33bab2004-05-13 13:23:58 +0000740 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
741 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk99874b42004-07-01 21:40:08 +0000742#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000743 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
744 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk99874b42004-07-01 21:40:08 +0000745
746#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenkbb33bab2004-05-13 13:23:58 +0000747 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
748 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk99874b42004-07-01 21:40:08 +0000749#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
wdenkbb33bab2004-05-13 13:23:58 +0000750 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
751 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk99874b42004-07-01 21:40:08 +0000752
753#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenkbb33bab2004-05-13 13:23:58 +0000754 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
755 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk99874b42004-07-01 21:40:08 +0000756#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
wdenkbb33bab2004-05-13 13:23:58 +0000757 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
758 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk99874b42004-07-01 21:40:08 +0000759
760#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000761 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
762 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenk99874b42004-07-01 21:40:08 +0000763#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
wdenkbb33bab2004-05-13 13:23:58 +0000764 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
765 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
wdenk232fe0b2003-09-02 22:48:03 +0000766
wdenk99874b42004-07-01 21:40:08 +0000767#else
768#error "* External frequency (SysClk) not defined! *"
769#endif
770
wdenkad276f22004-01-04 16:28:35 +0000771#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
772/* Model HI */
wdenk9e7130b2004-09-09 17:44:35 +0000773#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
774#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
wdenk99874b42004-07-01 21:40:08 +0000775#define CFG_OPB_FREQ 55555555
wdenkad276f22004-01-04 16:28:35 +0000776/* Model ME */
777#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk9e7130b2004-09-09 17:44:35 +0000778#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
779#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
wdenk99874b42004-07-01 21:40:08 +0000780#define CFG_OPB_FREQ 66666666
wdenkad276f22004-01-04 16:28:35 +0000781#else
782/* Model BA (default) */
wdenk9e7130b2004-09-09 17:44:35 +0000783#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
784#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
wdenk99874b42004-07-01 21:40:08 +0000785#define CFG_OPB_FREQ 66666666
wdenk232fe0b2003-09-02 22:48:03 +0000786#endif
787
wdenk9e7130b2004-09-09 17:44:35 +0000788#endif /* CONFIG_NO_SERIAL_EEPROM */
wdenkad276f22004-01-04 16:28:35 +0000789
wdenk9e7130b2004-09-09 17:44:35 +0000790#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenk8886a662004-04-18 19:43:36 +0000791#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
792
Wolfgang Denk47f57792005-08-08 01:03:24 +0200793/*
794 * JFFS2 partitions
795 */
796
797/* No command line, one static partition */
798#undef CONFIG_JFFS2_CMDLINE
799#define CONFIG_JFFS2_DEV "nand0"
800#define CONFIG_JFFS2_PART_SIZE 0x00400000
801#define CONFIG_JFFS2_PART_OFFSET 0x00000000
802
803/* mtdparts command line support */
804/*
805#define CONFIG_JFFS2_CMDLINE
806#define MTDIDS_DEFAULT "nor0=PPChameleon-0,nand0=ppchameleonevb-nand"
807*/
808
809/* 256 kB U-boot image */
810/*
811#define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
812 "1792k(user),256k(u-boot);" \
813 "ppchameleonevb-nand:-(nand)"
814*/
815
816/* 320 kB U-boot image */
817/*
818#define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
819 "1728k(user),320k(u-boot);" \
820 "ppchameleonevb-nand:-(nand)"
821*/
822
wdenk232fe0b2003-09-02 22:48:03 +0000823#endif /* __CONFIG_H */