blob: d03f5c53e30f9aba969dd53c0e3413e037b6ebbf [file] [log] [blame]
wdenk232fe0b2003-09-02 22:48:03 +00001/*
wdenk7182b0f2003-10-06 21:55:32 +00002 * (C) Copyright 2003
3 * DAVE Srl
wdenk232fe0b2003-09-02 22:48:03 +00004 *
wdenk7182b0f2003-10-06 21:55:32 +00005 * http://www.dave-tech.it
6 * http://www.wawnet.biz
7 * mailto:info@wawnet.biz
8 *
9 * Credits: Stefan Roese, Wolfgang Denk
wdenk232fe0b2003-09-02 22:48:03 +000010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
wdenk9c53f402003-10-15 23:53:47 +000034#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
wdenk7182b0f2003-10-06 21:55:32 +000035#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
36#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
wdenkda55c6e2004-01-20 23:12:12 +000037#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
38#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
wdenk7182b0f2003-10-06 21:55:32 +000039#endif
40
wdenk232fe0b2003-09-02 22:48:03 +000041/*
42 * Debug stuff
43 */
wdenkda55c6e2004-01-20 23:12:12 +000044#undef __DEBUG_START_FROM_SRAM__
wdenk232fe0b2003-09-02 22:48:03 +000045#define __DISABLE_MACHINE_EXCEPTION__
46
47#ifdef __DEBUG_START_FROM_SRAM__
48#define CFG_DUMMY_FLASH_SIZE 1024*1024*4
49#endif
50
51/*
52 * High Level Configuration Options
53 * (easy to change)
54 */
55
56#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000057#define CONFIG_4xx 1 /* ...member of PPC4xx family */
58#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
wdenk232fe0b2003-09-02 22:48:03 +000059
wdenkda55c6e2004-01-20 23:12:12 +000060#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
61#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenk232fe0b2003-09-02 22:48:03 +000062
wdenkda55c6e2004-01-20 23:12:12 +000063#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk232fe0b2003-09-02 22:48:03 +000064
wdenk232fe0b2003-09-02 22:48:03 +000065#define CONFIG_BAUDRATE 115200
wdenka4685fe2003-09-03 14:03:26 +000066#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk232fe0b2003-09-02 22:48:03 +000067
wdenk232fe0b2003-09-02 22:48:03 +000068#undef CONFIG_BOOTARGS
wdenk232fe0b2003-09-02 22:48:03 +000069
wdenkbd08bc42003-09-13 19:13:29 +000070/* Ethernet stuff */
71#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
72#define CONFIG_ETHADDR 00:50:c2:1e:af:fe
wdenkda55c6e2004-01-20 23:12:12 +000073#define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
wdenk232fe0b2003-09-02 22:48:03 +000074
75#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
76#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
77
wdenk232fe0b2003-09-02 22:48:03 +000078
79#undef CONFIG_EXT_PHY
wdenka4685fe2003-09-03 14:03:26 +000080
wdenk232fe0b2003-09-02 22:48:03 +000081#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000082#ifndef CONFIG_EXT_PHY
83#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk232fe0b2003-09-02 22:48:03 +000084#else
wdenkda55c6e2004-01-20 23:12:12 +000085#define CONFIG_PHY_ADDR 2 /* PHY address */
wdenk232fe0b2003-09-02 22:48:03 +000086#endif
wdenkda55c6e2004-01-20 23:12:12 +000087#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
wdenk232fe0b2003-09-02 22:48:03 +000088
wdenk232fe0b2003-09-02 22:48:03 +000089#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
wdenk232fe0b2003-09-02 22:48:03 +000090 CFG_CMD_DATE | \
wdenk232fe0b2003-09-02 22:48:03 +000091 CFG_CMD_ELF | \
wdenka4685fe2003-09-03 14:03:26 +000092 CFG_CMD_EEPROM | \
wdenk232fe0b2003-09-02 22:48:03 +000093 CFG_CMD_I2C | \
wdenka4685fe2003-09-03 14:03:26 +000094 CFG_CMD_IRQ | \
95 CFG_CMD_MII | \
wdenk8886a662004-04-18 19:43:36 +000096 CFG_CMD_NAND | \
97 CFG_CMD_JFFS2)
wdenk232fe0b2003-09-02 22:48:03 +000098
99#define CONFIG_MAC_PARTITION
100#define CONFIG_DOS_PARTITION
101
102/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
103#include <cmd_confdefs.h>
104
wdenkda55c6e2004-01-20 23:12:12 +0000105#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk232fe0b2003-09-02 22:48:03 +0000106
wdenkda55c6e2004-01-20 23:12:12 +0000107#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
108#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
wdenk232fe0b2003-09-02 22:48:03 +0000109
wdenkda55c6e2004-01-20 23:12:12 +0000110#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenk232fe0b2003-09-02 22:48:03 +0000111
112/*
113 * Miscellaneous configurable options
114 */
115#define CFG_LONGHELP /* undef to save memory */
wdenka4685fe2003-09-03 14:03:26 +0000116#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk232fe0b2003-09-02 22:48:03 +0000117
118#undef CFG_HUSH_PARSER /* use "hush" command parser */
119#ifdef CFG_HUSH_PARSER
wdenkda55c6e2004-01-20 23:12:12 +0000120#define CFG_PROMPT_HUSH_PS2 "> "
wdenk232fe0b2003-09-02 22:48:03 +0000121#endif
122
123#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +0000124#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk232fe0b2003-09-02 22:48:03 +0000125#else
wdenkda55c6e2004-01-20 23:12:12 +0000126#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk232fe0b2003-09-02 22:48:03 +0000127#endif
128#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
129#define CFG_MAXARGS 16 /* max number of command args */
130#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
131
wdenkda55c6e2004-01-20 23:12:12 +0000132#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk232fe0b2003-09-02 22:48:03 +0000133
wdenkda55c6e2004-01-20 23:12:12 +0000134#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk232fe0b2003-09-02 22:48:03 +0000135
136#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
137#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
138
wdenkda55c6e2004-01-20 23:12:12 +0000139#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
140#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
141#define CFG_BASE_BAUD 691200
wdenk232fe0b2003-09-02 22:48:03 +0000142
143/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000144#define CFG_BAUDRATE_TABLE \
wdenk9c53f402003-10-15 23:53:47 +0000145 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
146 57600, 115200, 230400, 460800, 921600 }
wdenk232fe0b2003-09-02 22:48:03 +0000147
148#define CFG_LOAD_ADDR 0x100000 /* default load address */
149#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
150
wdenkda55c6e2004-01-20 23:12:12 +0000151#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk232fe0b2003-09-02 22:48:03 +0000152
153#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
154
155/*-----------------------------------------------------------------------
156 * NAND-FLASH stuff
157 *-----------------------------------------------------------------------
158 */
159#define CFG_NAND0_BASE 0xFF400000
160#define CFG_NAND1_BASE 0xFF000000
161
162#define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
163#define SECTORSIZE 512
wdenk7182b0f2003-10-06 21:55:32 +0000164#define NAND_NO_RB
wdenk232fe0b2003-09-02 22:48:03 +0000165
166#define ADDR_COLUMN 1
167#define ADDR_PAGE 2
168#define ADDR_COLUMN_PAGE 3
169
wdenkda55c6e2004-01-20 23:12:12 +0000170#define NAND_ChipID_UNKNOWN 0x00
wdenk232fe0b2003-09-02 22:48:03 +0000171#define NAND_MAX_FLOORS 1
172#define NAND_MAX_CHIPS 1
173
wdenkda55c6e2004-01-20 23:12:12 +0000174#define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
175#define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
176#define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
177#define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenk232fe0b2003-09-02 22:48:03 +0000178
179#define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
180#define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
181#define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
182#define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
183
184
185#define NAND_DISABLE_CE(nand) do \
186{ \
187 switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
wdenk9c53f402003-10-15 23:53:47 +0000188 { \
189 case CFG_NAND0_BASE: \
190 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
191 break; \
192 case CFG_NAND1_BASE: \
193 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
194 break; \
195 } \
wdenk232fe0b2003-09-02 22:48:03 +0000196} while(0)
197
198#define NAND_ENABLE_CE(nand) do \
199{ \
200 switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
wdenk9c53f402003-10-15 23:53:47 +0000201 { \
202 case CFG_NAND0_BASE: \
203 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
204 break; \
205 case CFG_NAND1_BASE: \
206 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
207 break; \
208 } \
wdenk232fe0b2003-09-02 22:48:03 +0000209} while(0)
210
211
wdenk232fe0b2003-09-02 22:48:03 +0000212#define NAND_CTL_CLRALE(nandptr) do \
213{ \
214 switch((unsigned long)nandptr) \
wdenk9c53f402003-10-15 23:53:47 +0000215 { \
216 case CFG_NAND0_BASE: \
217 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
218 break; \
219 case CFG_NAND1_BASE: \
220 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
221 break; \
222 } \
wdenk232fe0b2003-09-02 22:48:03 +0000223} while(0)
224
225#define NAND_CTL_SETALE(nandptr) do \
226{ \
227 switch((unsigned long)nandptr) \
wdenk9c53f402003-10-15 23:53:47 +0000228 { \
229 case CFG_NAND0_BASE: \
230 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
231 break; \
232 case CFG_NAND1_BASE: \
233 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
234 break; \
235 } \
wdenk232fe0b2003-09-02 22:48:03 +0000236} while(0)
237
238#define NAND_CTL_CLRCLE(nandptr) do \
239{ \
240 switch((unsigned long)nandptr) \
wdenk9c53f402003-10-15 23:53:47 +0000241 { \
242 case CFG_NAND0_BASE: \
243 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
244 break; \
245 case CFG_NAND1_BASE: \
246 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
247 break; \
248 } \
wdenk232fe0b2003-09-02 22:48:03 +0000249} while(0)
250
251#define NAND_CTL_SETCLE(nandptr) do { \
252 switch((unsigned long)nandptr) { \
wdenk9c53f402003-10-15 23:53:47 +0000253 case CFG_NAND0_BASE: \
254 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
255 break; \
256 case CFG_NAND1_BASE: \
257 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
258 break; \
259 } \
wdenk232fe0b2003-09-02 22:48:03 +0000260} while(0)
261
wdenk7182b0f2003-10-06 21:55:32 +0000262#ifdef NAND_NO_RB
263/* constant delay (see also tR in the datasheet) */
wdenk232fe0b2003-09-02 22:48:03 +0000264#define NAND_WAIT_READY(nand) do { \
wdenk7182b0f2003-10-06 21:55:32 +0000265 udelay(12); \
wdenk232fe0b2003-09-02 22:48:03 +0000266} while (0)
wdenk7182b0f2003-10-06 21:55:32 +0000267#else
268/* use the R/B pin */
269/* TBD */
270#endif
wdenk232fe0b2003-09-02 22:48:03 +0000271
272#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
273#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
274#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
275#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
276
277/*-----------------------------------------------------------------------
278 * PCI stuff
279 *-----------------------------------------------------------------------
280 */
wdenkda55c6e2004-01-20 23:12:12 +0000281#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
282#define PCI_HOST_FORCE 1 /* configure as pci host */
283#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk232fe0b2003-09-02 22:48:03 +0000284
wdenkda55c6e2004-01-20 23:12:12 +0000285#define CONFIG_PCI /* include pci support */
286#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
287#undef CONFIG_PCI_PNP /* do pci plug-and-play */
288 /* resource configuration */
wdenk232fe0b2003-09-02 22:48:03 +0000289
wdenkda55c6e2004-01-20 23:12:12 +0000290#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk232fe0b2003-09-02 22:48:03 +0000291
wdenkda55c6e2004-01-20 23:12:12 +0000292#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
293#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
294#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
295#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
296#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
297#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
298#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
299#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
300#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk232fe0b2003-09-02 22:48:03 +0000301
302/*-----------------------------------------------------------------------
303 * Start addresses for the final memory configuration
304 * (Set up by the startup code)
305 * Please note that CFG_SDRAM_BASE _must_ start at 0
306 */
307#define CFG_SDRAM_BASE 0x00000000
308#define CFG_FLASH_BASE 0xFFFC0000
309#define CFG_MONITOR_BASE CFG_FLASH_BASE
310#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
311#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
312
313/*
314 * For booting Linux, the board info and command line data
315 * have to be in the first 8 MB of memory, since this is
316 * the maximum mapped by the Linux kernel during initialization.
317 */
318#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
319/*-----------------------------------------------------------------------
320 * FLASH organization
321 */
322#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
323#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
324
325#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
326#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
327
wdenkda55c6e2004-01-20 23:12:12 +0000328#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
329#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
330#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk232fe0b2003-09-02 22:48:03 +0000331/*
332 * The following defines are added for buggy IOP480 byte interface.
333 * All other boards should use the standard values (CPCI405 etc.)
334 */
wdenkda55c6e2004-01-20 23:12:12 +0000335#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
336#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
337#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenk232fe0b2003-09-02 22:48:03 +0000338
wdenkda55c6e2004-01-20 23:12:12 +0000339#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk232fe0b2003-09-02 22:48:03 +0000340
341#if 0 /* test-only */
wdenkda55c6e2004-01-20 23:12:12 +0000342#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
343#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
wdenk232fe0b2003-09-02 22:48:03 +0000344#endif
345
346/*-----------------------------------------------------------------------
347 * Environment Variable setup
348 */
wdenk8886a662004-04-18 19:43:36 +0000349#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
350#define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
351#define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
352#define CFG_ENV_ADDR_REDUND 0xFFFFA000
353#define CFG_ENV_SIZE_REDUND 0x2000
wdenk232fe0b2003-09-02 22:48:03 +0000354
355#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkda55c6e2004-01-20 23:12:12 +0000356#define CFG_NVRAM_SIZE 242 /* NVRAM size */
wdenk232fe0b2003-09-02 22:48:03 +0000357
358/*-----------------------------------------------------------------------
359 * I2C EEPROM (CAT24WC16) for environment
360 */
361#define CONFIG_HARD_I2C /* I2c with hardware support */
362#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
363#define CFG_I2C_SLAVE 0x7F
364
365#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkda55c6e2004-01-20 23:12:12 +0000366#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
367/* mask of address bits that overflow into the "EEPROM chip address" */
wdenk232fe0b2003-09-02 22:48:03 +0000368/*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
369#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
370 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000371 /* last 4 bits of the address */
wdenk232fe0b2003-09-02 22:48:03 +0000372#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
373#define CFG_EEPROM_PAGE_WRITE_ENABLE
374
375/*-----------------------------------------------------------------------
376 * Cache Configuration
377 */
wdenkda55c6e2004-01-20 23:12:12 +0000378#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
379 /* have only 8kB, 16kB is save here */
wdenk232fe0b2003-09-02 22:48:03 +0000380#define CFG_CACHELINE_SIZE 32 /* ... */
381#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
382#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
383#endif
384
385/*
386 * Init Memory Controller:
387 *
388 * BR0/1 and OR0/1 (FLASH)
389 */
390
391#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
392
393/*-----------------------------------------------------------------------
394 * External Bus Controller (EBC) Setup
395 */
396
wdenkda55c6e2004-01-20 23:12:12 +0000397/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
398#define CFG_EBC_PB0AP 0x92015480
399#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk232fe0b2003-09-02 22:48:03 +0000400
wdenkda55c6e2004-01-20 23:12:12 +0000401/* Memory Bank 1 (External SRAM) initialization */
wdenk232fe0b2003-09-02 22:48:03 +0000402/* Since this must replace NOR Flash, we use the same settings for CS0 */
wdenkda55c6e2004-01-20 23:12:12 +0000403#define CFG_EBC_PB1AP 0x92015480
404#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000405
wdenkda55c6e2004-01-20 23:12:12 +0000406/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
407#define CFG_EBC_PB2AP 0x92015480
408#define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000409
wdenkda55c6e2004-01-20 23:12:12 +0000410/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
411#define CFG_EBC_PB3AP 0x92015480
412#define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000413
414
415#if 0 /* Roese */
wdenkda55c6e2004-01-20 23:12:12 +0000416/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
417#define CFG_EBC_PB1AP 0x92015480
418#define CFG_EBC_PB1CR 0xFF858000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000419
wdenkda55c6e2004-01-20 23:12:12 +0000420/* Memory Bank 2 (CAN0, 1) initialization */
421#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
422#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000423
wdenkda55c6e2004-01-20 23:12:12 +0000424/* Memory Bank 3 (CompactFlash IDE) initialization */
425#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
426#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
wdenk232fe0b2003-09-02 22:48:03 +0000427
wdenkda55c6e2004-01-20 23:12:12 +0000428/* Memory Bank 4 (NVRAM/RTC) initialization */
429#define CFG_EBC_PB4AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
430#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenk232fe0b2003-09-02 22:48:03 +0000431#endif
432
433/*-----------------------------------------------------------------------
434 * FPGA stuff
435 */
436/* FPGA internal regs */
wdenkda55c6e2004-01-20 23:12:12 +0000437#define CFG_FPGA_MODE 0x00
438#define CFG_FPGA_STATUS 0x02
439#define CFG_FPGA_TS 0x04
440#define CFG_FPGA_TS_LOW 0x06
441#define CFG_FPGA_TS_CAP0 0x10
442#define CFG_FPGA_TS_CAP0_LOW 0x12
443#define CFG_FPGA_TS_CAP1 0x14
444#define CFG_FPGA_TS_CAP1_LOW 0x16
445#define CFG_FPGA_TS_CAP2 0x18
446#define CFG_FPGA_TS_CAP2_LOW 0x1a
447#define CFG_FPGA_TS_CAP3 0x1c
448#define CFG_FPGA_TS_CAP3_LOW 0x1e
wdenk232fe0b2003-09-02 22:48:03 +0000449
450/* FPGA Mode Reg */
wdenkda55c6e2004-01-20 23:12:12 +0000451#define CFG_FPGA_MODE_CF_RESET 0x0001
wdenk232fe0b2003-09-02 22:48:03 +0000452#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
453#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
wdenkda55c6e2004-01-20 23:12:12 +0000454#define CFG_FPGA_MODE_TS_CLEAR 0x2000
wdenk232fe0b2003-09-02 22:48:03 +0000455
456/* FPGA Status Reg */
wdenkda55c6e2004-01-20 23:12:12 +0000457#define CFG_FPGA_STATUS_DIP0 0x0001
458#define CFG_FPGA_STATUS_DIP1 0x0002
459#define CFG_FPGA_STATUS_DIP2 0x0004
460#define CFG_FPGA_STATUS_FLASH 0x0008
461#define CFG_FPGA_STATUS_TS_IRQ 0x1000
wdenk232fe0b2003-09-02 22:48:03 +0000462
wdenkda55c6e2004-01-20 23:12:12 +0000463#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
464#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk232fe0b2003-09-02 22:48:03 +0000465
466/* FPGA program pin configuration */
wdenkda55c6e2004-01-20 23:12:12 +0000467#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
468#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
469#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
470#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
471#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk232fe0b2003-09-02 22:48:03 +0000472
473/*-----------------------------------------------------------------------
474 * Definitions for initial stack pointer and data area (in data cache)
475 */
476#if 0 /* test-only */
wdenkda55c6e2004-01-20 23:12:12 +0000477#define CFG_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
wdenk232fe0b2003-09-02 22:48:03 +0000478
wdenkda55c6e2004-01-20 23:12:12 +0000479#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
480#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
wdenk232fe0b2003-09-02 22:48:03 +0000481#else
482/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkda55c6e2004-01-20 23:12:12 +0000483#define CFG_TEMP_STACK_OCM 1
wdenk232fe0b2003-09-02 22:48:03 +0000484
485/* On Chip Memory location */
486#define CFG_OCM_DATA_ADDR 0xF8000000
487#define CFG_OCM_DATA_SIZE 0x1000
488#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
489#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
490#endif
491
492#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
493#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000494#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk232fe0b2003-09-02 22:48:03 +0000495
496/*-----------------------------------------------------------------------
497 * Definitions for GPIO setup (PPC405EP specific)
498 *
wdenkda55c6e2004-01-20 23:12:12 +0000499 * GPIO0[0] - External Bus Controller BLAST output
500 * GPIO0[1-9] - Instruction trace outputs -> GPIO
wdenk232fe0b2003-09-02 22:48:03 +0000501 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
502 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
503 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
504 * GPIO0[24-27] - UART0 control signal inputs/outputs
505 * GPIO0[28-29] - UART1 data signal input/output
wdenkda55c6e2004-01-20 23:12:12 +0000506 * GPIO0[30] - EMAC0 input
507 * GPIO0[31] - EMAC1 reject packet as output
wdenk232fe0b2003-09-02 22:48:03 +0000508 */
wdenkda55c6e2004-01-20 23:12:12 +0000509#define CFG_GPIO0_OSRH 0x40000550
510#define CFG_GPIO0_OSRL 0x00000110
511#define CFG_GPIO0_ISR1H 0x00000000
512/*#define CFG_GPIO0_ISR1L 0x15555445*/
513#define CFG_GPIO0_ISR1L 0x15555444
514#define CFG_GPIO0_TSRH 0x00000000
515#define CFG_GPIO0_TSRL 0x00000000
516#define CFG_GPIO0_TCR 0xF7FF8014
wdenk232fe0b2003-09-02 22:48:03 +0000517
518/*
519 * Internal Definitions
520 *
521 * Boot Flags
522 */
523#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
524#define BOOTFLAG_WARM 0x02 /* Software reboot */
525
wdenkad276f22004-01-04 16:28:35 +0000526
wdenk232fe0b2003-09-02 22:48:03 +0000527#define CONFIG_NO_SERIAL_EEPROM
528/*#undef CONFIG_NO_SERIAL_EEPROM*/
wdenkbd08bc42003-09-13 19:13:29 +0000529/*--------------------------------------------------------------------*/
wdenk232fe0b2003-09-02 22:48:03 +0000530#ifdef CONFIG_NO_SERIAL_EEPROM
531
532
533/*
wdenkbd08bc42003-09-13 19:13:29 +0000534!-----------------------------------------------------------------------
wdenk232fe0b2003-09-02 22:48:03 +0000535! Defines for entry options.
536! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
wdenkda55c6e2004-01-20 23:12:12 +0000537! are plugged in the board will be utilized as non-ECC DIMMs.
wdenkbd08bc42003-09-13 19:13:29 +0000538!-----------------------------------------------------------------------
wdenk232fe0b2003-09-02 22:48:03 +0000539*/
wdenkda55c6e2004-01-20 23:12:12 +0000540#undef AUTO_MEMORY_CONFIG
541#define DIMM_READ_ADDR 0xAB
542#define DIMM_WRITE_ADDR 0xAA
wdenk232fe0b2003-09-02 22:48:03 +0000543
544
wdenkda55c6e2004-01-20 23:12:12 +0000545#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
wdenk232fe0b2003-09-02 22:48:03 +0000546#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
wdenkda55c6e2004-01-20 23:12:12 +0000547#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
wdenk232fe0b2003-09-02 22:48:03 +0000548#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register*/
wdenkda55c6e2004-01-20 23:12:12 +0000549#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
550#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
551#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
552#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
553#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
554#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
wdenk232fe0b2003-09-02 22:48:03 +0000555
556/* Defines for CPC0_PLLMR1 Register fields */
wdenkda55c6e2004-01-20 23:12:12 +0000557#define PLL_ACTIVE 0x80000000
558#define CPC0_PLLMR1_SSCS 0x80000000
559#define PLL_RESET 0x40000000
560#define CPC0_PLLMR1_PLLR 0x40000000
wdenk232fe0b2003-09-02 22:48:03 +0000561 /* Feedback multiplier */
wdenkda55c6e2004-01-20 23:12:12 +0000562#define PLL_FBKDIV 0x00F00000
563#define CPC0_PLLMR1_FBDV 0x00F00000
564#define PLL_FBKDIV_16 0x00000000
565#define PLL_FBKDIV_1 0x00100000
566#define PLL_FBKDIV_2 0x00200000
567#define PLL_FBKDIV_3 0x00300000
568#define PLL_FBKDIV_4 0x00400000
569#define PLL_FBKDIV_5 0x00500000
570#define PLL_FBKDIV_6 0x00600000
571#define PLL_FBKDIV_7 0x00700000
572#define PLL_FBKDIV_8 0x00800000
573#define PLL_FBKDIV_9 0x00900000
574#define PLL_FBKDIV_10 0x00A00000
575#define PLL_FBKDIV_11 0x00B00000
576#define PLL_FBKDIV_12 0x00C00000
577#define PLL_FBKDIV_13 0x00D00000
578#define PLL_FBKDIV_14 0x00E00000
579#define PLL_FBKDIV_15 0x00F00000
wdenk232fe0b2003-09-02 22:48:03 +0000580 /* Forward A divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000581#define PLL_FWDDIVA 0x00070000
582#define CPC0_PLLMR1_FWDVA 0x00070000
583#define PLL_FWDDIVA_8 0x00000000
584#define PLL_FWDDIVA_7 0x00010000
585#define PLL_FWDDIVA_6 0x00020000
586#define PLL_FWDDIVA_5 0x00030000
587#define PLL_FWDDIVA_4 0x00040000
588#define PLL_FWDDIVA_3 0x00050000
589#define PLL_FWDDIVA_2 0x00060000
590#define PLL_FWDDIVA_1 0x00070000
wdenk232fe0b2003-09-02 22:48:03 +0000591 /* Forward B divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000592#define PLL_FWDDIVB 0x00007000
593#define CPC0_PLLMR1_FWDVB 0x00007000
594#define PLL_FWDDIVB_8 0x00000000
595#define PLL_FWDDIVB_7 0x00001000
596#define PLL_FWDDIVB_6 0x00002000
597#define PLL_FWDDIVB_5 0x00003000
598#define PLL_FWDDIVB_4 0x00004000
599#define PLL_FWDDIVB_3 0x00005000
600#define PLL_FWDDIVB_2 0x00006000
601#define PLL_FWDDIVB_1 0x00007000
wdenk232fe0b2003-09-02 22:48:03 +0000602 /* PLL tune bits */
wdenkda55c6e2004-01-20 23:12:12 +0000603#define PLL_TUNE_MASK 0x000003FF
604#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
605#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
606#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
607#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
608#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
609#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
610#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
wdenk232fe0b2003-09-02 22:48:03 +0000611
612/* Defines for CPC0_PLLMR0 Register fields */
613 /* CPU divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000614#define PLL_CPUDIV 0x00300000
615#define CPC0_PLLMR0_CCDV 0x00300000
616#define PLL_CPUDIV_1 0x00000000
617#define PLL_CPUDIV_2 0x00100000
618#define PLL_CPUDIV_3 0x00200000
619#define PLL_CPUDIV_4 0x00300000
wdenk232fe0b2003-09-02 22:48:03 +0000620 /* PLB divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000621#define PLL_PLBDIV 0x00030000
622#define CPC0_PLLMR0_CBDV 0x00030000
623#define PLL_PLBDIV_1 0x00000000
624#define PLL_PLBDIV_2 0x00010000
625#define PLL_PLBDIV_3 0x00020000
626#define PLL_PLBDIV_4 0x00030000
wdenk232fe0b2003-09-02 22:48:03 +0000627 /* OPB divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000628#define PLL_OPBDIV 0x00003000
629#define CPC0_PLLMR0_OPDV 0x00003000
630#define PLL_OPBDIV_1 0x00000000
631#define PLL_OPBDIV_2 0x00001000
632#define PLL_OPBDIV_3 0x00002000
633#define PLL_OPBDIV_4 0x00003000
wdenk232fe0b2003-09-02 22:48:03 +0000634 /* EBC divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000635#define PLL_EXTBUSDIV 0x00000300
636#define CPC0_PLLMR0_EPDV 0x00000300
637#define PLL_EXTBUSDIV_2 0x00000000
638#define PLL_EXTBUSDIV_3 0x00000100
639#define PLL_EXTBUSDIV_4 0x00000200
640#define PLL_EXTBUSDIV_5 0x00000300
wdenk232fe0b2003-09-02 22:48:03 +0000641 /* MAL divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000642#define PLL_MALDIV 0x00000030
643#define CPC0_PLLMR0_MPDV 0x00000030
644#define PLL_MALDIV_1 0x00000000
645#define PLL_MALDIV_2 0x00000010
646#define PLL_MALDIV_3 0x00000020
647#define PLL_MALDIV_4 0x00000030
wdenk232fe0b2003-09-02 22:48:03 +0000648 /* PCI divisor */
wdenkda55c6e2004-01-20 23:12:12 +0000649#define PLL_PCIDIV 0x00000003
650#define CPC0_PLLMR0_PPFD 0x00000003
651#define PLL_PCIDIV_1 0x00000000
652#define PLL_PCIDIV_2 0x00000001
653#define PLL_PCIDIV_3 0x00000002
654#define PLL_PCIDIV_4 0x00000003
wdenk232fe0b2003-09-02 22:48:03 +0000655
wdenkad276f22004-01-04 16:28:35 +0000656/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenkda55c6e2004-01-20 23:12:12 +0000657#define PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
658 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenk9c53f402003-10-15 23:53:47 +0000659 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenkda55c6e2004-01-20 23:12:12 +0000660#define PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
wdenk9c53f402003-10-15 23:53:47 +0000661 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
662 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk232fe0b2003-09-02 22:48:03 +0000663#define PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenkda55c6e2004-01-20 23:12:12 +0000664 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenk9c53f402003-10-15 23:53:47 +0000665 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk232fe0b2003-09-02 22:48:03 +0000666#define PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
wdenk9c53f402003-10-15 23:53:47 +0000667 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
668 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenkda55c6e2004-01-20 23:12:12 +0000669#define PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
670 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenk9c53f402003-10-15 23:53:47 +0000671 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenkad276f22004-01-04 16:28:35 +0000672#define PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
wdenk9c53f402003-10-15 23:53:47 +0000673 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
674 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenkda55c6e2004-01-20 23:12:12 +0000675#define PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
676 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenkad276f22004-01-04 16:28:35 +0000677 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenkda55c6e2004-01-20 23:12:12 +0000678#define PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
wdenkad276f22004-01-04 16:28:35 +0000679 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
680 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
wdenk232fe0b2003-09-02 22:48:03 +0000681
wdenkad276f22004-01-04 16:28:35 +0000682#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
683/* Model HI */
wdenkda55c6e2004-01-20 23:12:12 +0000684#define PLLMR0_DEFAULT PLLMR0_333_111_37_55_55
685#define PLLMR1_DEFAULT PLLMR1_333_111_37_55_55
wdenkad276f22004-01-04 16:28:35 +0000686/* Model ME */
687#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenkda55c6e2004-01-20 23:12:12 +0000688#define PLLMR0_DEFAULT PLLMR0_266_133_33_66_33
689#define PLLMR1_DEFAULT PLLMR1_266_133_33_66_33
wdenkad276f22004-01-04 16:28:35 +0000690#else
691/* Model BA (default) */
wdenkda55c6e2004-01-20 23:12:12 +0000692#define PLLMR0_DEFAULT PLLMR0_133_133_33_66_33
693#define PLLMR1_DEFAULT PLLMR1_133_133_33_66_33
wdenkad276f22004-01-04 16:28:35 +0000694
wdenk232fe0b2003-09-02 22:48:03 +0000695#endif
696
wdenkad276f22004-01-04 16:28:35 +0000697#endif /* CONFIG_NO_SERIAL_EEPROM */
698
wdenk8886a662004-04-18 19:43:36 +0000699#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
700#define CONFIG_JFFS2_NAND_DEV 0 /* nand device jffs2 lives on */
701#define CONFIG_JFFS2_NAND_OFF 0 /* start of jffs2 partition */
702#define CONFIG_JFFS2_NAND_SIZE 2*1024*1024 /* size of jffs2 partition */
703#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
704
wdenk232fe0b2003-09-02 22:48:03 +0000705#endif /* __CONFIG_H */