wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <command.h> |
| 10 | #include <pci.h> |
Matthias Fuchs | faac743 | 2009-02-20 10:19:18 +0100 | [diff] [blame] | 11 | #include <asm/io.h> |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 12 | |
| 13 | #define OK 0 |
| 14 | #define ERROR (-1) |
| 15 | |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 16 | extern u_long pci9054_iobase; |
| 17 | |
| 18 | |
| 19 | /*************************************************************************** |
| 20 | * |
| 21 | * Routines for PLX PCI9054 eeprom access |
| 22 | * |
| 23 | */ |
| 24 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 25 | static unsigned int PciEepromReadLongVPD (int offs) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 26 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 27 | unsigned int value; |
| 28 | unsigned int ret; |
| 29 | int count; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 30 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 31 | pci_write_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c, |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 32 | (offs << 16) | 0x0003); |
| 33 | count = 0; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 34 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 35 | for (;;) { |
| 36 | udelay (10 * 1000); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 37 | pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c, &ret); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 38 | if ((ret & 0x80000000) != 0) { |
| 39 | break; |
| 40 | } else { |
| 41 | count++; |
| 42 | if (count > 10) { |
| 43 | printf ("\nTimeout: ret=%08x - Please try again!\n", ret); |
| 44 | break; |
| 45 | } |
| 46 | } |
| 47 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x50, &value); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 50 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 51 | return value; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 52 | } |
| 53 | |
| 54 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 55 | static int PciEepromWriteLongVPD (int offs, unsigned int value) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 56 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 57 | unsigned int ret; |
| 58 | int count; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 59 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 60 | pci_write_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x50, value); |
| 61 | pci_write_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c, |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 62 | (offs << 16) | 0x80000003); |
| 63 | count = 0; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 64 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 65 | for (;;) { |
| 66 | udelay (10 * 1000); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c, &ret); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 68 | if ((ret & 0x80000000) == 0) { |
| 69 | break; |
| 70 | } else { |
| 71 | count++; |
| 72 | if (count > 10) { |
| 73 | printf ("\nTimeout: ret=%08x - Please try again!\n", ret); |
| 74 | break; |
| 75 | } |
| 76 | } |
| 77 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 78 | |
York Sun | 4a59809 | 2013-04-01 11:29:11 -0700 | [diff] [blame] | 79 | return true; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 80 | } |
| 81 | |
| 82 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 83 | static void showPci9054 (void) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 84 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 85 | int val; |
| 86 | int l, i; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 87 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 88 | /* read 9054-values */ |
| 89 | for (l = 0; l < 6; l++) { |
| 90 | printf ("%02x: ", l * 0x10); |
| 91 | for (i = 0; i < 4; i++) { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 93 | l * 16 + i * 4, |
Wolfgang Denk | 7fb5266 | 2005-10-13 16:45:02 +0200 | [diff] [blame] | 94 | (unsigned int *)&val); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 95 | printf ("%08x ", val); |
| 96 | } |
| 97 | printf ("\n"); |
| 98 | } |
| 99 | printf ("\n"); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 100 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 101 | for (l = 0; l < 7; l++) { |
| 102 | printf ("%02x: ", l * 0x10); |
| 103 | for (i = 0; i < 4; i++) |
| 104 | printf ("%08x ", |
| 105 | PciEepromReadLongVPD ((i + l * 4) * 4)); |
| 106 | printf ("\n"); |
| 107 | } |
| 108 | printf ("\n"); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 109 | } |
| 110 | |
| 111 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 112 | static void updatePci9054 (void) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 113 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 114 | /* |
| 115 | * Set EEPROM write-protect register to 0 |
| 116 | */ |
Matthias Fuchs | faac743 | 2009-02-20 10:19:18 +0100 | [diff] [blame] | 117 | out_be32 ((void *)(pci9054_iobase + 0x0c), |
| 118 | in_be32 ((void *)(pci9054_iobase + 0x0c)) & 0xffff00ff); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 119 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 120 | /* Long Serial EEPROM Load Registers... */ |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 121 | PciEepromWriteLongVPD (0x00, 0x905410b5); |
| 122 | PciEepromWriteLongVPD (0x04, 0x09800001); /* other input controller */ |
| 123 | PciEepromWriteLongVPD (0x08, 0x28140100); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 124 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 125 | PciEepromWriteLongVPD (0x0c, 0x00000000); /* MBOX0... */ |
| 126 | PciEepromWriteLongVPD (0x10, 0x00000000); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 127 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 128 | /* las0: fpga access (0x0000.0000 ... 0x0003.ffff) */ |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 129 | PciEepromWriteLongVPD (0x14, 0xfffc0000); /* LAS0RR... */ |
| 130 | PciEepromWriteLongVPD (0x18, 0x00000001); /* LAS0BA */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 131 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 132 | PciEepromWriteLongVPD (0x1c, 0x00200000); /* MARBR... */ |
| 133 | PciEepromWriteLongVPD (0x20, 0x00300500); /* LMISC/BIGEND */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 134 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 135 | PciEepromWriteLongVPD (0x24, 0x00000000); /* EROMRR... */ |
| 136 | PciEepromWriteLongVPD (0x28, 0x00000000); /* EROMBA */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 137 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 138 | PciEepromWriteLongVPD (0x2c, 0x43030000); /* LBRD0... */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 139 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 140 | PciEepromWriteLongVPD (0x30, 0x00000000); /* DMRR... */ |
| 141 | PciEepromWriteLongVPD (0x34, 0x00000000); |
| 142 | PciEepromWriteLongVPD (0x38, 0x00000000); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 143 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 144 | PciEepromWriteLongVPD (0x3c, 0x00000000); /* DMPBAM... */ |
| 145 | PciEepromWriteLongVPD (0x40, 0x00000000); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 146 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 147 | /* Extra Long Serial EEPROM Load Registers... */ |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 148 | PciEepromWriteLongVPD (0x44, 0x010212fe); /* PCISID... */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 149 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 150 | /* las1: 505-sram access (0x0004.0000 ... 0x001f.ffff) */ |
| 151 | /* Offset to LAS1: Group 1: 0x00040000 */ |
| 152 | /* Group 2: 0x00080000 */ |
| 153 | /* Group 3: 0x000c0000 */ |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 154 | PciEepromWriteLongVPD (0x48, 0xffe00000); /* LAS1RR */ |
| 155 | PciEepromWriteLongVPD (0x4c, 0x00040001); /* LAS1BA */ |
| 156 | PciEepromWriteLongVPD (0x50, 0x00000208); /* LBRD1 */ /* so wars bisher */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 157 | |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 158 | PciEepromWriteLongVPD (0x54, 0x00004c06); /* HotSwap... */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 159 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 160 | printf ("Finished writing defaults into PLX PCI9054 EEPROM!\n"); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 164 | static void clearPci9054 (void) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 165 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 166 | /* |
| 167 | * Set EEPROM write-protect register to 0 |
| 168 | */ |
Matthias Fuchs | faac743 | 2009-02-20 10:19:18 +0100 | [diff] [blame] | 169 | out_be32 ((void *)(pci9054_iobase + 0x0c), |
| 170 | in_be32 ((void *)(pci9054_iobase + 0x0c)) & 0xffff00ff); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 171 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 172 | /* Long Serial EEPROM Load Registers... */ |
Stefan Roese | 697c060 | 2011-11-15 08:03:20 +0000 | [diff] [blame] | 173 | PciEepromWriteLongVPD (0x00, 0xffffffff); |
| 174 | PciEepromWriteLongVPD (0x04, 0xffffffff); /* other input controller */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 175 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 176 | printf ("Finished clearing PLX PCI9054 EEPROM!\n"); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | |
| 180 | /* ------------------------------------------------------------------------- */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 181 | int do_pci9054 (cmd_tbl_t * cmdtp, int flag, int argc, |
Wolfgang Denk | 6262d021 | 2010-06-28 22:00:46 +0200 | [diff] [blame] | 182 | char * const argv[]) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 183 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 184 | if (strcmp (argv[1], "info") == 0) { |
| 185 | showPci9054 (); |
| 186 | return 0; |
| 187 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 188 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 189 | if (strcmp (argv[1], "update") == 0) { |
| 190 | updatePci9054 (); |
| 191 | return 0; |
| 192 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 193 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 194 | if (strcmp (argv[1], "clear") == 0) { |
| 195 | clearPci9054 (); |
| 196 | return 0; |
| 197 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 198 | |
Wolfgang Denk | 3b68311 | 2010-07-17 01:06:04 +0200 | [diff] [blame] | 199 | return cmd_usage(cmdtp); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 200 | } |
| 201 | |
wdenk | f287a24 | 2003-07-01 21:06:45 +0000 | [diff] [blame] | 202 | U_BOOT_CMD( |
| 203 | pci9054, 3, 1, do_pci9054, |
Peter Tyser | dfb72b8 | 2009-01-27 18:03:12 -0600 | [diff] [blame] | 204 | "PLX PCI9054 EEPROM access", |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 205 | "pci9054 info - print EEPROM values\n" |
Wolfgang Denk | c54781c | 2009-05-24 17:06:54 +0200 | [diff] [blame] | 206 | "pci9054 update - updates EEPROM with default values" |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 207 | ); |
| 208 | |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 209 | /* ------------------------------------------------------------------------- */ |