blob: 91916247d6f648bdc6d9d7a95f9b8314404a1eac [file] [log] [blame]
wdenkaffae2b2002-08-17 09:36:01 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkaffae2b2002-08-17 09:36:01 +00006 */
7
8#include <common.h>
9#include <command.h>
10#include <pci.h>
Matthias Fuchsfaac7432009-02-20 10:19:18 +010011#include <asm/io.h>
wdenkaffae2b2002-08-17 09:36:01 +000012
13#define OK 0
14#define ERROR (-1)
15
wdenkaffae2b2002-08-17 09:36:01 +000016extern u_long pci9054_iobase;
17
18
19/***************************************************************************
20 *
21 * Routines for PLX PCI9054 eeprom access
22 *
23 */
24
wdenk57b2d802003-06-27 21:31:46 +000025static unsigned int PciEepromReadLongVPD (int offs)
wdenkaffae2b2002-08-17 09:36:01 +000026{
wdenk57b2d802003-06-27 21:31:46 +000027 unsigned int value;
28 unsigned int ret;
29 int count;
wdenkaffae2b2002-08-17 09:36:01 +000030
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031 pci_write_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c,
wdenk57b2d802003-06-27 21:31:46 +000032 (offs << 16) | 0x0003);
33 count = 0;
wdenkaffae2b2002-08-17 09:36:01 +000034
wdenk57b2d802003-06-27 21:31:46 +000035 for (;;) {
36 udelay (10 * 1000);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037 pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c, &ret);
wdenk57b2d802003-06-27 21:31:46 +000038 if ((ret & 0x80000000) != 0) {
39 break;
40 } else {
41 count++;
42 if (count > 10) {
43 printf ("\nTimeout: ret=%08x - Please try again!\n", ret);
44 break;
45 }
46 }
47 }
wdenkaffae2b2002-08-17 09:36:01 +000048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049 pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x50, &value);
wdenkaffae2b2002-08-17 09:36:01 +000050
wdenk57b2d802003-06-27 21:31:46 +000051 return value;
wdenkaffae2b2002-08-17 09:36:01 +000052}
53
54
wdenk57b2d802003-06-27 21:31:46 +000055static int PciEepromWriteLongVPD (int offs, unsigned int value)
wdenkaffae2b2002-08-17 09:36:01 +000056{
wdenk57b2d802003-06-27 21:31:46 +000057 unsigned int ret;
58 int count;
wdenkaffae2b2002-08-17 09:36:01 +000059
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060 pci_write_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x50, value);
61 pci_write_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c,
wdenk57b2d802003-06-27 21:31:46 +000062 (offs << 16) | 0x80000003);
63 count = 0;
wdenkaffae2b2002-08-17 09:36:01 +000064
wdenk57b2d802003-06-27 21:31:46 +000065 for (;;) {
66 udelay (10 * 1000);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067 pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN, 0x4c, &ret);
wdenk57b2d802003-06-27 21:31:46 +000068 if ((ret & 0x80000000) == 0) {
69 break;
70 } else {
71 count++;
72 if (count > 10) {
73 printf ("\nTimeout: ret=%08x - Please try again!\n", ret);
74 break;
75 }
76 }
77 }
wdenkaffae2b2002-08-17 09:36:01 +000078
York Sun4a598092013-04-01 11:29:11 -070079 return true;
wdenkaffae2b2002-08-17 09:36:01 +000080}
81
82
wdenk57b2d802003-06-27 21:31:46 +000083static void showPci9054 (void)
wdenkaffae2b2002-08-17 09:36:01 +000084{
wdenk57b2d802003-06-27 21:31:46 +000085 int val;
86 int l, i;
wdenkaffae2b2002-08-17 09:36:01 +000087
wdenk57b2d802003-06-27 21:31:46 +000088 /* read 9054-values */
89 for (l = 0; l < 6; l++) {
90 printf ("%02x: ", l * 0x10);
91 for (i = 0; i < 4; i++) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092 pci_read_config_dword (CONFIG_SYS_PCI9054_DEV_FN,
wdenk57b2d802003-06-27 21:31:46 +000093 l * 16 + i * 4,
Wolfgang Denk7fb52662005-10-13 16:45:02 +020094 (unsigned int *)&val);
wdenk57b2d802003-06-27 21:31:46 +000095 printf ("%08x ", val);
96 }
97 printf ("\n");
98 }
99 printf ("\n");
wdenkaffae2b2002-08-17 09:36:01 +0000100
wdenk57b2d802003-06-27 21:31:46 +0000101 for (l = 0; l < 7; l++) {
102 printf ("%02x: ", l * 0x10);
103 for (i = 0; i < 4; i++)
104 printf ("%08x ",
105 PciEepromReadLongVPD ((i + l * 4) * 4));
106 printf ("\n");
107 }
108 printf ("\n");
wdenkaffae2b2002-08-17 09:36:01 +0000109}
110
111
wdenk57b2d802003-06-27 21:31:46 +0000112static void updatePci9054 (void)
wdenkaffae2b2002-08-17 09:36:01 +0000113{
wdenk57b2d802003-06-27 21:31:46 +0000114 /*
115 * Set EEPROM write-protect register to 0
116 */
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100117 out_be32 ((void *)(pci9054_iobase + 0x0c),
118 in_be32 ((void *)(pci9054_iobase + 0x0c)) & 0xffff00ff);
wdenkaffae2b2002-08-17 09:36:01 +0000119
wdenk57b2d802003-06-27 21:31:46 +0000120 /* Long Serial EEPROM Load Registers... */
Stefan Roese697c0602011-11-15 08:03:20 +0000121 PciEepromWriteLongVPD (0x00, 0x905410b5);
122 PciEepromWriteLongVPD (0x04, 0x09800001); /* other input controller */
123 PciEepromWriteLongVPD (0x08, 0x28140100);
wdenkaffae2b2002-08-17 09:36:01 +0000124
Stefan Roese697c0602011-11-15 08:03:20 +0000125 PciEepromWriteLongVPD (0x0c, 0x00000000); /* MBOX0... */
126 PciEepromWriteLongVPD (0x10, 0x00000000);
wdenkaffae2b2002-08-17 09:36:01 +0000127
wdenk57b2d802003-06-27 21:31:46 +0000128 /* las0: fpga access (0x0000.0000 ... 0x0003.ffff) */
Stefan Roese697c0602011-11-15 08:03:20 +0000129 PciEepromWriteLongVPD (0x14, 0xfffc0000); /* LAS0RR... */
130 PciEepromWriteLongVPD (0x18, 0x00000001); /* LAS0BA */
wdenkaffae2b2002-08-17 09:36:01 +0000131
Stefan Roese697c0602011-11-15 08:03:20 +0000132 PciEepromWriteLongVPD (0x1c, 0x00200000); /* MARBR... */
133 PciEepromWriteLongVPD (0x20, 0x00300500); /* LMISC/BIGEND */
wdenkaffae2b2002-08-17 09:36:01 +0000134
Stefan Roese697c0602011-11-15 08:03:20 +0000135 PciEepromWriteLongVPD (0x24, 0x00000000); /* EROMRR... */
136 PciEepromWriteLongVPD (0x28, 0x00000000); /* EROMBA */
wdenkaffae2b2002-08-17 09:36:01 +0000137
Stefan Roese697c0602011-11-15 08:03:20 +0000138 PciEepromWriteLongVPD (0x2c, 0x43030000); /* LBRD0... */
wdenkaffae2b2002-08-17 09:36:01 +0000139
Stefan Roese697c0602011-11-15 08:03:20 +0000140 PciEepromWriteLongVPD (0x30, 0x00000000); /* DMRR... */
141 PciEepromWriteLongVPD (0x34, 0x00000000);
142 PciEepromWriteLongVPD (0x38, 0x00000000);
wdenkaffae2b2002-08-17 09:36:01 +0000143
Stefan Roese697c0602011-11-15 08:03:20 +0000144 PciEepromWriteLongVPD (0x3c, 0x00000000); /* DMPBAM... */
145 PciEepromWriteLongVPD (0x40, 0x00000000);
wdenkaffae2b2002-08-17 09:36:01 +0000146
wdenk57b2d802003-06-27 21:31:46 +0000147 /* Extra Long Serial EEPROM Load Registers... */
Stefan Roese697c0602011-11-15 08:03:20 +0000148 PciEepromWriteLongVPD (0x44, 0x010212fe); /* PCISID... */
wdenkaffae2b2002-08-17 09:36:01 +0000149
wdenk57b2d802003-06-27 21:31:46 +0000150 /* las1: 505-sram access (0x0004.0000 ... 0x001f.ffff) */
151 /* Offset to LAS1: Group 1: 0x00040000 */
152 /* Group 2: 0x00080000 */
153 /* Group 3: 0x000c0000 */
Stefan Roese697c0602011-11-15 08:03:20 +0000154 PciEepromWriteLongVPD (0x48, 0xffe00000); /* LAS1RR */
155 PciEepromWriteLongVPD (0x4c, 0x00040001); /* LAS1BA */
156 PciEepromWriteLongVPD (0x50, 0x00000208); /* LBRD1 */ /* so wars bisher */
wdenkaffae2b2002-08-17 09:36:01 +0000157
Stefan Roese697c0602011-11-15 08:03:20 +0000158 PciEepromWriteLongVPD (0x54, 0x00004c06); /* HotSwap... */
wdenkaffae2b2002-08-17 09:36:01 +0000159
wdenk57b2d802003-06-27 21:31:46 +0000160 printf ("Finished writing defaults into PLX PCI9054 EEPROM!\n");
wdenkaffae2b2002-08-17 09:36:01 +0000161}
162
163
wdenk57b2d802003-06-27 21:31:46 +0000164static void clearPci9054 (void)
wdenkaffae2b2002-08-17 09:36:01 +0000165{
wdenk57b2d802003-06-27 21:31:46 +0000166 /*
167 * Set EEPROM write-protect register to 0
168 */
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100169 out_be32 ((void *)(pci9054_iobase + 0x0c),
170 in_be32 ((void *)(pci9054_iobase + 0x0c)) & 0xffff00ff);
wdenkaffae2b2002-08-17 09:36:01 +0000171
wdenk57b2d802003-06-27 21:31:46 +0000172 /* Long Serial EEPROM Load Registers... */
Stefan Roese697c0602011-11-15 08:03:20 +0000173 PciEepromWriteLongVPD (0x00, 0xffffffff);
174 PciEepromWriteLongVPD (0x04, 0xffffffff); /* other input controller */
wdenkaffae2b2002-08-17 09:36:01 +0000175
wdenk57b2d802003-06-27 21:31:46 +0000176 printf ("Finished clearing PLX PCI9054 EEPROM!\n");
wdenkaffae2b2002-08-17 09:36:01 +0000177}
178
179
180/* ------------------------------------------------------------------------- */
wdenk57b2d802003-06-27 21:31:46 +0000181int do_pci9054 (cmd_tbl_t * cmdtp, int flag, int argc,
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200182 char * const argv[])
wdenkaffae2b2002-08-17 09:36:01 +0000183{
wdenk57b2d802003-06-27 21:31:46 +0000184 if (strcmp (argv[1], "info") == 0) {
185 showPci9054 ();
186 return 0;
187 }
wdenkaffae2b2002-08-17 09:36:01 +0000188
wdenk57b2d802003-06-27 21:31:46 +0000189 if (strcmp (argv[1], "update") == 0) {
190 updatePci9054 ();
191 return 0;
192 }
wdenkaffae2b2002-08-17 09:36:01 +0000193
wdenk57b2d802003-06-27 21:31:46 +0000194 if (strcmp (argv[1], "clear") == 0) {
195 clearPci9054 ();
196 return 0;
197 }
wdenkaffae2b2002-08-17 09:36:01 +0000198
Wolfgang Denk3b683112010-07-17 01:06:04 +0200199 return cmd_usage(cmdtp);
wdenkaffae2b2002-08-17 09:36:01 +0000200}
201
wdenkf287a242003-07-01 21:06:45 +0000202U_BOOT_CMD(
203 pci9054, 3, 1, do_pci9054,
Peter Tyserdfb72b82009-01-27 18:03:12 -0600204 "PLX PCI9054 EEPROM access",
wdenk57b2d802003-06-27 21:31:46 +0000205 "pci9054 info - print EEPROM values\n"
Wolfgang Denkc54781c2009-05-24 17:06:54 +0200206 "pci9054 update - updates EEPROM with default values"
wdenk57b2d802003-06-27 21:31:46 +0000207);
208
wdenkaffae2b2002-08-17 09:36:01 +0000209/* ------------------------------------------------------------------------- */