Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 2 | /* |
Priyanka Jain | 7d05b99 | 2017-04-28 10:41:35 +0530 | [diff] [blame] | 3 | * Copyright 2017 NXP |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 4 | * Copyright (C) 2014 Freescale Semiconductor |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS2_COMMON_H |
| 8 | #define __LS2_COMMON_H |
| 9 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 10 | #define CONFIG_REMAKE_ELF |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 11 | #define CONFIG_GICV3 |
| 12 | |
Bharat Bhushan | 7023999 | 2017-03-22 12:06:25 +0530 | [diff] [blame] | 13 | #include <asm/arch/stream_id_lsch3.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 14 | #include <asm/arch/config.h> |
Minghuan Lian | 0e3a2b9 | 2015-03-20 19:28:16 -0700 | [diff] [blame] | 15 | |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 16 | /* Link Definitions */ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 17 | #ifdef CONFIG_TFABOOT |
| 18 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE |
| 19 | #else |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 20 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 21 | #endif |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 22 | |
Bhupesh Sharma | 25b8efe | 2015-03-19 09:20:43 -0700 | [diff] [blame] | 23 | /* We need architecture specific misc initializations */ |
Bhupesh Sharma | 25b8efe | 2015-03-19 09:20:43 -0700 | [diff] [blame] | 24 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 25 | /* Link Definitions */ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 26 | #ifndef CONFIG_TFABOOT |
Yuan Yao | 331c87c | 2016-06-08 18:25:00 +0800 | [diff] [blame] | 27 | #ifndef CONFIG_QSPI_BOOT |
Priyanka Jain | 7d05b99 | 2017-04-28 10:41:35 +0530 | [diff] [blame] | 28 | #else |
Priyanka Jain | 7d05b99 | 2017-04-28 10:41:35 +0530 | [diff] [blame] | 29 | #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ |
| 30 | #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ |
Santan Kumar | 58bccd2 | 2017-08-09 10:35:45 +0530 | [diff] [blame] | 31 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
Yuan Yao | 331c87c | 2016-06-08 18:25:00 +0800 | [diff] [blame] | 32 | #endif |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 33 | #endif |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 34 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 35 | #define CONFIG_SKIP_LOWLEVEL_INIT |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 36 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 37 | #ifndef CONFIG_SYS_FSL_DDR4 |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 38 | #define CONFIG_SYS_DDR_RAW_TIMING |
| 39 | #endif |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 40 | |
| 41 | #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */ |
| 42 | |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 43 | #define CONFIG_VERY_BIG_RAM |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 44 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL |
| 45 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 46 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 47 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL |
York Sun | c7a0e30 | 2014-08-13 10:21:05 -0700 | [diff] [blame] | 48 | #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2 |
| 49 | |
York Sun | 290a83a | 2014-09-08 12:20:01 -0700 | [diff] [blame] | 50 | /* |
| 51 | * SMP Definitinos |
| 52 | */ |
| 53 | #define CPU_RELEASE_ADDR secondary_boot_func |
| 54 | |
York Sun | c7a0e30 | 2014-08-13 10:21:05 -0700 | [diff] [blame] | 55 | #define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 56 | #ifdef CONFIG_SYS_FSL_HAS_DP_DDR |
York Sun | c7a0e30 | 2014-08-13 10:21:05 -0700 | [diff] [blame] | 57 | #define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL |
| 58 | /* |
| 59 | * DDR controller use 0 as the base address for binding. |
| 60 | * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access. |
| 61 | */ |
| 62 | #define CONFIG_SYS_DP_DDR_BASE_PHY 0 |
| 63 | #define CONFIG_DP_DDR_CTRL 2 |
| 64 | #define CONFIG_DP_DDR_NUM_CTRLS 1 |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 65 | #endif |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 66 | |
| 67 | /* Generic Timer Definitions */ |
York Sun | 77a1097 | 2015-03-20 19:28:08 -0700 | [diff] [blame] | 68 | /* |
| 69 | * This is not an accurate number. It is used in start.S. The frequency |
| 70 | * will be udpated later when get_bus_freq(0) is available. |
| 71 | */ |
| 72 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 73 | |
| 74 | /* Size of malloc() pool */ |
Prabhakar Kushwaha | e0665b1 | 2015-03-19 09:20:47 -0700 | [diff] [blame] | 75 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024) |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 76 | |
| 77 | /* I2C */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 78 | #define CONFIG_SYS_I2C |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 79 | |
| 80 | /* Serial Port */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 81 | #define CONFIG_SYS_NS16550_SERIAL |
| 82 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 3a76dd5 | 2017-01-10 16:44:16 +0800 | [diff] [blame] | 83 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 84 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 85 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 86 | |
| 87 | /* IFC */ |
| 88 | #define CONFIG_FSL_IFC |
Prabhakar Kushwaha | 2393169 | 2015-03-20 19:28:06 -0700 | [diff] [blame] | 89 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 90 | /* |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 91 | * During booting, IFC is mapped at the region of 0x30000000. |
| 92 | * But this region is limited to 256MB. To accommodate NOR, promjet |
| 93 | * and FPGA. This region is divided as below: |
| 94 | * 0x30000000 - 0x37ffffff : 128MB : NOR flash |
| 95 | * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet |
| 96 | * 0x3C000000 - 0x40000000 : 64MB : FPGA etc |
| 97 | * |
| 98 | * To accommodate bigger NOR flash and other devices, we will map IFC |
| 99 | * chip selects to as below: |
| 100 | * 0x5_1000_0000..0x5_1fff_ffff Memory Hole |
| 101 | * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB) |
| 102 | * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB |
| 103 | * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet) |
| 104 | * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet) |
| 105 | * |
| 106 | * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation. |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 107 | * CONFIG_SYS_FLASH_BASE has the final address (core view) |
| 108 | * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) |
| 109 | * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address |
| 110 | * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting |
| 111 | */ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 112 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 113 | #define CONFIG_SYS_FLASH_BASE 0x580000000ULL |
| 114 | #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000 |
| 115 | #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 |
| 116 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 117 | #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000 |
| 118 | #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000 |
| 119 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 120 | #ifndef __ASSEMBLY__ |
| 121 | unsigned long long get_qixis_addr(void); |
| 122 | #endif |
| 123 | #define QIXIS_BASE get_qixis_addr() |
| 124 | #define QIXIS_BASE_PHYS 0x20000000 |
| 125 | #define QIXIS_BASE_PHYS_EARLY 0xC000000 |
Yangbo Lu | d0e295d | 2015-03-20 19:28:31 -0700 | [diff] [blame] | 126 | #define QIXIS_STAT_PRES1 0xb |
| 127 | #define QIXIS_SDID_MASK 0x07 |
| 128 | #define QIXIS_ESDHC_NO_ADAPTER 0x7 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 129 | |
| 130 | #define CONFIG_SYS_NAND_BASE 0x530000000ULL |
| 131 | #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000 |
Prabhakar Kushwaha | 962b2de | 2014-07-16 09:21:12 +0530 | [diff] [blame] | 132 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 133 | /* MC firmware */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 134 | /* TODO Actual DPL max length needs to be confirmed with the MC FW team */ |
J. German Rivera | f4fed4b | 2015-03-20 19:28:18 -0700 | [diff] [blame] | 135 | #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000 |
| 136 | #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000 |
| 137 | #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000 |
| 138 | #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000 |
York Sun | cbe8e1c | 2016-04-04 11:41:26 -0700 | [diff] [blame] | 139 | /* For LS2085A */ |
J. German Rivera | c3b505f | 2015-07-02 11:28:58 +0530 | [diff] [blame] | 140 | #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000 |
| 141 | #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000 |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 142 | |
Bogdan Purcareata | 08bc014 | 2017-05-24 16:40:21 +0000 | [diff] [blame] | 143 | /* Define phy_reset function to boot the MC based on mcinitcmd. |
| 144 | * This happens late enough to properly fixup u-boot env MAC addresses. |
| 145 | */ |
| 146 | #define CONFIG_RESET_PHY_R |
| 147 | |
Prabhakar Kushwaha | 853a901 | 2015-06-02 10:55:52 +0530 | [diff] [blame] | 148 | /* |
| 149 | * Carve out a DDR region which will not be used by u-boot/Linux |
| 150 | * |
| 151 | * It will be used by MC and Debug Server. The MC region must be |
| 152 | * 512MB aligned, so the min size to hide is 512MB. |
| 153 | */ |
York Sun | e45e13e | 2016-08-03 12:33:00 -0700 | [diff] [blame] | 154 | #ifdef CONFIG_FSL_MC_ENET |
Meenakshi Aggarwal | 67f195c | 2019-02-27 14:41:02 +0530 | [diff] [blame] | 155 | #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024) |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 156 | #endif |
| 157 | |
| 158 | /* Command line configuration */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 159 | |
| 160 | /* Miscellaneous configurable options */ |
| 161 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
| 162 | |
| 163 | /* Physical Memory Map */ |
| 164 | /* fixme: these need to be checked against the board */ |
| 165 | #define CONFIG_CHIP_SELECTS_PER_CTRL 4 |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 166 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 167 | #define CONFIG_HWCONFIG |
| 168 | #define HWCONFIG_BUFFER_SIZE 128 |
| 169 | |
Alison Wang | 3642750 | 2015-11-13 16:49:06 +0800 | [diff] [blame] | 170 | /* Allow to overwrite serial and ethaddr */ |
| 171 | #define CONFIG_ENV_OVERWRITE |
| 172 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 173 | /* Initial environment variables */ |
| 174 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 175 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 176 | "loadaddr=0x80100000\0" \ |
| 177 | "kernel_addr=0x100000\0" \ |
| 178 | "ramdisk_addr=0x800000\0" \ |
| 179 | "ramdisk_size=0x2000000\0" \ |
Prabhakar Kushwaha | 2393169 | 2015-03-20 19:28:06 -0700 | [diff] [blame] | 180 | "fdt_high=0xa0000000\0" \ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 181 | "initrd_high=0xffffffffffffffff\0" \ |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 182 | "kernel_start=0x581000000\0" \ |
Stuart Yoder | d4792d8 | 2015-01-06 13:18:57 -0800 | [diff] [blame] | 183 | "kernel_load=0xa0000000\0" \ |
Prabhakar Kushwaha | 2c0a13d | 2015-07-01 16:28:22 +0530 | [diff] [blame] | 184 | "kernel_size=0x2800000\0" \ |
Prabhakar Kushwaha | ae193f9 | 2016-02-03 17:03:51 +0530 | [diff] [blame] | 185 | "console=ttyAMA0,38400n8\0" \ |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 186 | "mcinitcmd=fsl_mc start mc 0x580a00000" \ |
| 187 | " 0x580e00000 \0" |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 188 | |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 189 | #ifndef CONFIG_TFABOOT |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 190 | #ifdef CONFIG_SD_BOOT |
| 191 | #define CONFIG_BOOTCOMMAND "mmc read 0x80200000 0x6800 0x800;"\ |
| 192 | " fsl_mc apply dpl 0x80200000 &&" \ |
| 193 | " mmc read $kernel_load $kernel_start" \ |
| 194 | " $kernel_size && bootm $kernel_load" |
| 195 | #else |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 196 | #define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \ |
Prabhakar Kushwaha | d78fa5e | 2016-02-03 17:04:07 +0530 | [diff] [blame] | 197 | " cp.b $kernel_start $kernel_load" \ |
| 198 | " $kernel_size && bootm $kernel_load" |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 199 | #endif |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 200 | #endif |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 201 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 202 | /* Monitor Command Prompt */ |
| 203 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 204 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 205 | |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 206 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 207 | #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000 |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 208 | #define CONFIG_SPL_MAX_SIZE 0x16000 |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 209 | #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0) |
Jagdish Gediya | 01f3b43 | 2018-08-23 22:53:33 +0530 | [diff] [blame] | 210 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 211 | #define CONFIG_SPL_TEXT_BASE 0x1800a000 |
| 212 | |
Santan Kumar | 9913648 | 2017-05-05 15:42:28 +0530 | [diff] [blame] | 213 | #ifdef CONFIG_NAND_BOOT |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 214 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000 |
| 215 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST |
Santan Kumar | 9913648 | 2017-05-05 15:42:28 +0530 | [diff] [blame] | 216 | #endif |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 217 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000 |
| 218 | #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 |
York Sun | fb38306 | 2017-12-18 08:24:55 -0800 | [diff] [blame] | 219 | #define CONFIG_SYS_MONITOR_LEN (1024 * 1024) |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 220 | |
Bhupesh Sharma | 37fbf61 | 2015-05-28 14:54:02 +0530 | [diff] [blame] | 221 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 222 | |
Simon Glass | 89e0a3a | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 223 | #include <asm/arch/soc.h> |
| 224 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 225 | #endif /* __LS2_COMMON_H */ |