blob: 98ccbe3d92eeecc663515fdd2f96021615ed920b [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew99b037a2008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew39966e32008-10-21 15:37:02 +000025#define CONFIG_BAUDRATE 115200
TsiChungLiew99b037a2008-01-14 17:43:33 -060026
27#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39/* Command line configuration */
TsiChungLiew99b037a2008-01-14 17:43:33 -060040#define CONFIG_CMD_DATE
TsiChungLiew99b037a2008-01-14 17:43:33 -060041#define CONFIG_CMD_JFFS2
TsiChungLiew99b037a2008-01-14 17:43:33 -060042#define CONFIG_CMD_REGINFO
TsiChungLiew99b037a2008-01-14 17:43:33 -060043#undef CONFIG_CMD_BMP
44
TsiChung Liew39966e32008-10-21 15:37:02 +000045#define CONFIG_HOSTNAME M52277EVB
46#define CONFIG_SYS_UBOOT_END 0x3FFFF
47#define CONFIG_SYS_LOAD_ADDR2 0x40010007
48#ifdef CONFIG_SYS_STMICRO_BOOT
49/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060050#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020051 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000052 "loadaddr=0x40010000\0" \
53 "uboot=u-boot.bin\0" \
54 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020055 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060056 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000057 "prog=sf probe 0:2 10000 1;" \
58 "sf erase 0 30000;" \
59 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060060 "save\0" \
61 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000062#endif
63#ifdef CONFIG_SYS_SPANSION_BOOT
64#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020065 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000066 "loadaddr=0x40010000\0" \
67 "uboot=u-boot.bin\0" \
68 "load=loadb ${loadaddr} ${baudrate}\0" \
69 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020070 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
71 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
72 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
73 __stringify(CONFIG_SYS_UBOOT_END) ";" \
74 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000075 " ${filesize}; save\0" \
76 "updsbf=run loadsbf; run progsbf\0" \
77 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020078 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000079 "progsbf=sf probe 0:2 10000 1;" \
80 "sf erase 0 30000;" \
81 "sf write ${loadaddr} 0 30000;" \
82 ""
83#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060084
TsiChungLiew99b037a2008-01-14 17:43:33 -060085/* LCD */
86#ifdef CONFIG_CMD_BMP
TsiChungLiew99b037a2008-01-14 17:43:33 -060087#define CONFIG_SPLASH_SCREEN
88#define CONFIG_LCD_LOGO
89#define CONFIG_SHARP_LQ035Q7DH06
90#endif
91
92/* USB */
93#ifdef CONFIG_CMD_USB
94#define CONFIG_USB_EHCI
TsiChung Liew39966e32008-10-21 15:37:02 +000095#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -060097#endif
98
99/* Realtime clock */
100#define CONFIG_MCFRTC
101#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600103
104/* Timer */
105#define CONFIG_MCFTMR
106#undef CONFIG_MCFPIT
107
108/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200109#define CONFIG_SYS_I2C
110#define CONFIG_SYS_I2C_FSL
111#define CONFIG_SYS_FSL_I2C_SPEED 80000
112#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
113#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000114#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
115
116/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000117#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000118#define CONFIG_CF_DSPI
119#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000120#define CONFIG_SYS_SBFHDR_SIZE 0x7
121#ifdef CONFIG_CMD_SPI
122# define CONFIG_SYS_DSPI_CS2
TsiChung Liew39966e32008-10-21 15:37:02 +0000123
TsiChung Liewa424ba22009-06-30 14:18:29 +0000124# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
125 DSPI_CTAR_PCSSCK_1CLK | \
126 DSPI_CTAR_PASC(0) | \
127 DSPI_CTAR_PDT(0) | \
128 DSPI_CTAR_CSSCK(0) | \
129 DSPI_CTAR_ASC(0) | \
130 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000131#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600132
133/* Input, PCI, Flexbus, and VCO */
134#define CONFIG_EXTRA_CLOCK
135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600137
TsiChung Liew39966e32008-10-21 15:37:02 +0000138#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600141
142#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000143#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600144#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000145#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600146#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000147#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
148#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
149#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600150
TsiChung Liew39966e32008-10-21 15:37:02 +0000151#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600154
155/*
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
159 */
160
TsiChung Liew39966e32008-10-21 15:37:02 +0000161/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600162 * Definitions for initial stack pointer and data area (in DPRAM)
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200165#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000166#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200167#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000168#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200169#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600170
TsiChung Liew39966e32008-10-21 15:37:02 +0000171/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600172 * Start addresses for the final memory configuration
173 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_SDRAM_BASE 0x40000000
177#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
178#define CONFIG_SYS_SDRAM_CFG1 0x43711630
179#define CONFIG_SYS_SDRAM_CFG2 0x56670000
180#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
181#define CONFIG_SYS_SDRAM_EMOD 0x81810000
182#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000183#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
186#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600187
TsiChung Liew39966e32008-10-21 15:37:02 +0000188#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200189# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000190#else
191# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
192#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
194#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
195#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600196
197/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000199#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600200
TsiChung Liew39966e32008-10-21 15:37:02 +0000201/*
202 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800203 * Environment is not embedded in u-boot. First time runing may have env
204 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600205 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000206#ifdef CONFIG_CF_SBF
207# define CONFIG_ENV_IS_IN_SPI_FLASH
208# define CONFIG_ENV_SPI_CS 2
209#else
210# define CONFIG_ENV_IS_IN_FLASH 1
211#endif
212#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600213
214/*-----------------------------------------------------------------------
215 * FLASH organization
216 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000217#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000218# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800219# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000220# define CONFIG_ENV_OFFSET 0x30000
221# define CONFIG_ENV_SIZE 0x1000
222# define CONFIG_ENV_SECT_SIZE 0x10000
223#endif
224#ifdef CONFIG_SYS_SPANSION_BOOT
225# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
226# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800227# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000228# define CONFIG_ENV_SIZE 0x1000
229# define CONFIG_ENV_SECT_SIZE 0x8000
230#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_FLASH_CFI
233#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200234# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000235# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
236# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
238# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
239# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
240# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
241# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
242# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000243# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600244#endif
245
angelo@sysam.it6312a952015-03-29 22:54:16 +0200246#define LDS_BOARD_TEXT \
247 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
248 arch/m68k/lib/built-in.o (.text*)
249
TsiChungLiew99b037a2008-01-14 17:43:33 -0600250/*
251 * This is setting for JFFS2 support in u-boot.
252 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
253 */
254#ifdef CONFIG_CMD_JFFS2
255# define CONFIG_JFFS2_DEV "nor0"
256# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600258#endif
259
260/*-----------------------------------------------------------------------
261 * Cache Configuration
262 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000263#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600264
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600265#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200266 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600267#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200268 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600269#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
270#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
271 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
272 CF_ACR_EN | CF_ACR_SM_ALL)
273#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
274 CF_CACR_DISD | CF_CACR_INVI | \
275 CF_CACR_CEIB | CF_CACR_DCM | \
276 CF_CACR_EUSP)
277
TsiChungLiew99b037a2008-01-14 17:43:33 -0600278/*-----------------------------------------------------------------------
279 * Memory bank definitions
280 */
281/*
282 * CS0 - NOR Flash
283 * CS1 - Available
284 * CS2 - Available
285 * CS3 - Available
286 * CS4 - Available
287 * CS5 - Available
288 */
289
TsiChung Liew39966e32008-10-21 15:37:02 +0000290#ifdef CONFIG_CF_SBF
291#define CONFIG_SYS_CS0_BASE 0x04000000
292#define CONFIG_SYS_CS0_MASK 0x00FF0001
293#define CONFIG_SYS_CS0_CTRL 0x00001FA0
294#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_CS0_BASE 0x00000000
296#define CONFIG_SYS_CS0_MASK 0x00FF0001
297#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000298#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600299
300#endif /* _M52277EVB_H */