blob: 92afa6adcdac91da39fdee97c39860b1cad7b930 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut06485cf2018-04-08 15:22:58 +02002/*
3 * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
Marek Vasut06485cf2018-04-08 15:22:58 +02004 */
5
Marek Vasut9f7baeb2020-04-04 12:45:04 +02006#include <bouncebuf.h>
Marek Vasut06485cf2018-04-08 15:22:58 +02007#include <clk.h>
8#include <fdtdec.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070010#include <malloc.h>
Marek Vasut06485cf2018-04-08 15:22:58 +020011#include <mmc.h>
12#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
Simon Glass9bc15642020-02-03 07:36:16 -070014#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060015#include <linux/bitops.h>
Marek Vasut06485cf2018-04-08 15:22:58 +020016#include <linux/compat.h>
Simon Glassdbd79542020-05-10 11:40:11 -060017#include <linux/delay.h>
Marek Vasut06485cf2018-04-08 15:22:58 +020018#include <linux/dma-direction.h>
19#include <linux/io.h>
20#include <linux/sizes.h>
21#include <power/regulator.h>
Paul Barkere22d1a02023-10-16 10:25:38 +010022#include <reset.h>
Marek Vasut06485cf2018-04-08 15:22:58 +020023#include <asm/unaligned.h>
Marek Vasutfd83e762018-04-13 23:51:33 +020024#include "tmio-common.h"
Marek Vasut06485cf2018-04-08 15:22:58 +020025
Marek Vasut10d77ed2018-06-13 08:02:55 +020026#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
27 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
28 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasute0781e42018-04-08 19:09:17 +020029
30/* SCC registers */
31#define RENESAS_SDHI_SCC_DTCNTL 0x800
Marek Vasutb1d442b2019-05-19 02:33:06 +020032#define RENESAS_SDHI_SCC_DTCNTL_TAPEN BIT(0)
33#define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT 16
34#define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK 0xff
Marek Vasute0781e42018-04-08 19:09:17 +020035#define RENESAS_SDHI_SCC_TAPSET 0x804
36#define RENESAS_SDHI_SCC_DT2FF 0x808
37#define RENESAS_SDHI_SCC_CKSEL 0x80c
Marek Vasutb1d442b2019-05-19 02:33:06 +020038#define RENESAS_SDHI_SCC_CKSEL_DTSEL BIT(0)
39#define RENESAS_SDHI_SCC_RVSCNTL 0x810
40#define RENESAS_SDHI_SCC_RVSCNTL_RVSEN BIT(0)
Marek Vasute0781e42018-04-08 19:09:17 +020041#define RENESAS_SDHI_SCC_RVSREQ 0x814
Marek Vasutb1d442b2019-05-19 02:33:06 +020042#define RENESAS_SDHI_SCC_RVSREQ_RVSERR BIT(2)
Marek Vasut52647a02019-11-23 13:36:23 +010043#define RENESAS_SDHI_SCC_RVSREQ_REQTAPUP BIT(1)
44#define RENESAS_SDHI_SCC_RVSREQ_REQTAPDOWN BIT(0)
Marek Vasute0781e42018-04-08 19:09:17 +020045#define RENESAS_SDHI_SCC_SMPCMP 0x818
Marek Vasut52647a02019-11-23 13:36:23 +010046#define RENESAS_SDHI_SCC_SMPCMP_CMD_ERR (BIT(24) | BIT(8))
47#define RENESAS_SDHI_SCC_SMPCMP_CMD_REQUP BIT(24)
48#define RENESAS_SDHI_SCC_SMPCMP_CMD_REQDOWN BIT(8)
Marek Vasutb1d442b2019-05-19 02:33:06 +020049#define RENESAS_SDHI_SCC_TMPPORT2 0x81c
50#define RENESAS_SDHI_SCC_TMPPORT2_HS400EN BIT(31)
51#define RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL BIT(4)
Marek Vasutfee0c682019-05-19 03:47:07 +020052#define RENESAS_SDHI_SCC_TMPPORT3 0x828
53#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_0 3
54#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_1 2
55#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_2 1
56#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_3 0
57#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_MASK 0x3
58#define RENESAS_SDHI_SCC_TMPPORT4 0x82c
59#define RENESAS_SDHI_SCC_TMPPORT4_DLL_ACC_START BIT(0)
60#define RENESAS_SDHI_SCC_TMPPORT5 0x830
61#define RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_R BIT(8)
62#define RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_W (0 << 8)
63#define RENESAS_SDHI_SCC_TMPPORT5_DLL_ADR_MASK 0x3F
64#define RENESAS_SDHI_SCC_TMPPORT6 0x834
65#define RENESAS_SDHI_SCC_TMPPORT7 0x838
66#define RENESAS_SDHI_SCC_TMPPORT_DISABLE_WP_CODE 0xa5000000
67#define RENESAS_SDHI_SCC_TMPPORT_CALIB_CODE_MASK 0x1f
68#define RENESAS_SDHI_SCC_TMPPORT_MANUAL_MODE BIT(7)
Marek Vasute0781e42018-04-08 19:09:17 +020069
70#define RENESAS_SDHI_MAX_TAP 3
71
Marek Vasut7b461762019-11-23 13:36:25 +010072#define CALIB_TABLE_MAX (RENESAS_SDHI_SCC_TMPPORT_CALIB_CODE_MASK + 1)
73
Hai Phamf0d3c072023-01-26 21:05:56 +010074static const u8 r8a7796_rev13_calib_table[2][CALIB_TABLE_MAX] = {
Hai Phama12185f2023-01-26 21:05:57 +010075 { 3, 3, 3, 3, 3, 3, 3, 4, 4, 5, 6, 7, 8, 9, 10, 15,
76 16, 16, 16, 16, 16, 16, 17, 18, 18, 19, 20, 21, 22, 23, 24, 25 },
77 { 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 6, 7, 8, 11,
78 12, 17, 18, 18, 18, 18, 18, 18, 18, 19, 20, 21, 22, 23, 25, 25 }
Marek Vasut7b461762019-11-23 13:36:25 +010079};
80
81static const u8 r8a77965_calib_table[2][CALIB_TABLE_MAX] = {
Hai Phama12185f2023-01-26 21:05:57 +010082 { 1, 2, 6, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 15, 15, 16,
83 17, 18, 19, 20, 21, 22, 23, 24, 25, 25, 26, 27, 28, 29, 30, 31 },
84 { 2, 3, 4, 4, 5, 6, 7, 9, 10, 11, 12, 13, 14, 15, 16, 17,
85 17, 17, 20, 21, 22, 23, 24, 25, 27, 28, 29, 30, 31, 31, 31, 31 }
Marek Vasut7b461762019-11-23 13:36:25 +010086};
87
88static const u8 r8a77990_calib_table[2][CALIB_TABLE_MAX] = {
89 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
90 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
Hai Phama12185f2023-01-26 21:05:57 +010091 { 0, 0, 0, 1, 2, 3, 3, 4, 4, 4, 5, 5, 6, 8, 9, 10,
92 11, 12, 13, 15, 16, 17, 17, 18, 18, 19, 20, 22, 24, 25, 26, 26 }
Marek Vasut7b461762019-11-23 13:36:25 +010093};
94
Marek Vasut691c0b62024-02-27 17:05:58 +010095static int rcar_is_gen3_mmc0(struct tmio_sd_priv *priv)
Marek Vasut7b461762019-11-23 13:36:25 +010096{
97 /* On R-Car Gen3, MMC0 is at 0xee140000 */
98 return (uintptr_t)(priv->regbase) == 0xee140000;
99}
100
Marek Vasutfee0c682019-05-19 03:47:07 +0200101static u32 sd_scc_tmpport_read32(struct tmio_sd_priv *priv, u32 addr)
102{
103 /* read mode */
104 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_R |
105 (RENESAS_SDHI_SCC_TMPPORT5_DLL_ADR_MASK & addr),
106 RENESAS_SDHI_SCC_TMPPORT5);
107
108 /* access start and stop */
109 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT4_DLL_ACC_START,
110 RENESAS_SDHI_SCC_TMPPORT4);
111 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_TMPPORT4);
112
113 return tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT7);
114}
115
116static void sd_scc_tmpport_write32(struct tmio_sd_priv *priv, u32 addr, u32 val)
117{
118 /* write mode */
119 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_W |
120 (RENESAS_SDHI_SCC_TMPPORT5_DLL_ADR_MASK & addr),
121 RENESAS_SDHI_SCC_TMPPORT5);
122 tmio_sd_writel(priv, val, RENESAS_SDHI_SCC_TMPPORT6);
123
124 /* access start and stop */
125 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT4_DLL_ACC_START,
126 RENESAS_SDHI_SCC_TMPPORT4);
127 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_TMPPORT4);
128}
129
Marek Vasut52647a02019-11-23 13:36:23 +0100130static bool renesas_sdhi_check_scc_error(struct udevice *dev)
131{
132 struct tmio_sd_priv *priv = dev_get_priv(dev);
133 struct mmc *mmc = mmc_get_mmc_dev(dev);
134 unsigned long new_tap = priv->tap_set;
Marek Vasut531fc992019-11-23 13:36:24 +0100135 unsigned long error_tap = priv->tap_set;
Marek Vasut52647a02019-11-23 13:36:23 +0100136 u32 reg, smpcmp;
137
138 if ((priv->caps & TMIO_SD_CAP_RCAR_UHS) &&
139 (mmc->selected_mode != UHS_SDR104) &&
140 (mmc->selected_mode != MMC_HS_200) &&
141 (mmc->selected_mode != MMC_HS_400) &&
142 (priv->nrtaps != 4))
143 return false;
144
145 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
146 /* Handle automatic tuning correction */
147 if (reg & RENESAS_SDHI_SCC_RVSCNTL_RVSEN) {
148 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSREQ);
149 if (reg & RENESAS_SDHI_SCC_RVSREQ_RVSERR) {
150 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
151 return true;
152 }
153
154 return false;
155 }
156
157 /* Handle manual tuning correction */
158 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSREQ);
159 if (!reg) /* No error */
160 return false;
161
162 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
163
164 if (mmc->selected_mode == MMC_HS_400) {
165 /*
166 * Correction Error Status contains CMD and DAT signal status.
167 * In HS400, DAT signal based on DS signal, not CLK.
168 * Therefore, use only CMD status.
169 */
170 smpcmp = tmio_sd_readl(priv, RENESAS_SDHI_SCC_SMPCMP) &
171 RENESAS_SDHI_SCC_SMPCMP_CMD_ERR;
172
173 switch (smpcmp) {
174 case 0:
175 return false; /* No error in CMD signal */
176 case RENESAS_SDHI_SCC_SMPCMP_CMD_REQUP:
177 new_tap = (priv->tap_set +
178 priv->tap_num + 1) % priv->tap_num;
Marek Vasut531fc992019-11-23 13:36:24 +0100179 error_tap = (priv->tap_set +
180 priv->tap_num - 1) % priv->tap_num;
Marek Vasut52647a02019-11-23 13:36:23 +0100181 break;
182 case RENESAS_SDHI_SCC_SMPCMP_CMD_REQDOWN:
183 new_tap = (priv->tap_set +
184 priv->tap_num - 1) % priv->tap_num;
Marek Vasut531fc992019-11-23 13:36:24 +0100185 error_tap = (priv->tap_set +
186 priv->tap_num + 1) % priv->tap_num;
Marek Vasut52647a02019-11-23 13:36:23 +0100187 break;
188 default:
189 return true; /* Need re-tune */
190 }
191
Marek Vasut531fc992019-11-23 13:36:24 +0100192 if (priv->hs400_bad_tap & BIT(new_tap)) {
193 /*
194 * New tap is bad tap (cannot change).
195 * Compare with HS200 tuning result.
196 * In HS200 tuning, when smpcmp[error_tap]
197 * is OK, retune is executed.
198 */
199 if (priv->smpcmp & BIT(error_tap))
200 return true; /* Need retune */
201
202 return false; /* cannot change */
203 }
204
Marek Vasut52647a02019-11-23 13:36:23 +0100205 priv->tap_set = new_tap;
206 } else {
207 if (reg & RENESAS_SDHI_SCC_RVSREQ_RVSERR)
208 return true; /* Need re-tune */
209 else if (reg & RENESAS_SDHI_SCC_RVSREQ_REQTAPUP)
210 priv->tap_set = (priv->tap_set +
211 priv->tap_num + 1) % priv->tap_num;
212 else if (reg & RENESAS_SDHI_SCC_RVSREQ_REQTAPDOWN)
213 priv->tap_set = (priv->tap_set +
214 priv->tap_num - 1) % priv->tap_num;
215 else
216 return false;
217 }
218
219 /* Set TAP position */
220 tmio_sd_writel(priv, priv->tap_set >> ((priv->nrtaps == 4) ? 1 : 0),
221 RENESAS_SDHI_SCC_TAPSET);
222
223 return false;
224}
225
Marek Vasutfee0c682019-05-19 03:47:07 +0200226static void renesas_sdhi_adjust_hs400_mode_enable(struct tmio_sd_priv *priv)
227{
228 u32 calib_code;
229
230 if (!priv->adjust_hs400_enable)
231 return;
232
233 if (!priv->needs_adjust_hs400)
234 return;
235
Marek Vasut7b461762019-11-23 13:36:25 +0100236 if (!priv->adjust_hs400_calib_table)
237 return;
238
Marek Vasutfee0c682019-05-19 03:47:07 +0200239 /*
240 * Enabled Manual adjust HS400 mode
241 *
242 * 1) Disabled Write Protect
243 * W(addr=0x00, WP_DISABLE_CODE)
Marek Vasut7b461762019-11-23 13:36:25 +0100244 *
245 * 2) Read Calibration code
246 * read_value = R(addr=0x26)
247 * 3) Refer to calibration table
248 * Calibration code = table[read_value]
249 * 4) Enabled Manual Calibration
Marek Vasutfee0c682019-05-19 03:47:07 +0200250 * W(addr=0x22, manual mode | Calibration code)
Marek Vasut7b461762019-11-23 13:36:25 +0100251 * 5) Set Offset value to TMPPORT3 Reg
Marek Vasutfee0c682019-05-19 03:47:07 +0200252 */
253 sd_scc_tmpport_write32(priv, 0x00,
254 RENESAS_SDHI_SCC_TMPPORT_DISABLE_WP_CODE);
255 calib_code = sd_scc_tmpport_read32(priv, 0x26);
256 calib_code &= RENESAS_SDHI_SCC_TMPPORT_CALIB_CODE_MASK;
Marek Vasutfee0c682019-05-19 03:47:07 +0200257 sd_scc_tmpport_write32(priv, 0x22,
258 RENESAS_SDHI_SCC_TMPPORT_MANUAL_MODE |
Marek Vasut7b461762019-11-23 13:36:25 +0100259 priv->adjust_hs400_calib_table[calib_code]);
Marek Vasutfee0c682019-05-19 03:47:07 +0200260 tmio_sd_writel(priv, priv->adjust_hs400_offset,
261 RENESAS_SDHI_SCC_TMPPORT3);
262
263 /* Clear flag */
264 priv->needs_adjust_hs400 = false;
265}
266
267static void renesas_sdhi_adjust_hs400_mode_disable(struct tmio_sd_priv *priv)
268{
269
270 /* Disabled Manual adjust HS400 mode
271 *
272 * 1) Disabled Write Protect
273 * W(addr=0x00, WP_DISABLE_CODE)
274 * 2) Disabled Manual Calibration
275 * W(addr=0x22, 0)
276 * 3) Clear offset value to TMPPORT3 Reg
277 */
278 sd_scc_tmpport_write32(priv, 0x00,
279 RENESAS_SDHI_SCC_TMPPORT_DISABLE_WP_CODE);
280 sd_scc_tmpport_write32(priv, 0x22, 0);
281 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_TMPPORT3);
282}
283
Marek Vasutfd83e762018-04-13 23:51:33 +0200284static unsigned int renesas_sdhi_init_tuning(struct tmio_sd_priv *priv)
Marek Vasute0781e42018-04-08 19:09:17 +0200285{
286 u32 reg;
287
288 /* Initialize SCC */
Marek Vasutfd83e762018-04-13 23:51:33 +0200289 tmio_sd_writel(priv, 0, TMIO_SD_INFO1);
Marek Vasute0781e42018-04-08 19:09:17 +0200290
Marek Vasutfd83e762018-04-13 23:51:33 +0200291 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
292 reg &= ~TMIO_SD_CLKCTL_SCLKEN;
293 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200294
295 /* Set sampling clock selection range */
Marek Vasutda4873d2018-06-13 08:02:55 +0200296 tmio_sd_writel(priv, (0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) |
297 RENESAS_SDHI_SCC_DTCNTL_TAPEN,
298 RENESAS_SDHI_SCC_DTCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200299
Marek Vasutfd83e762018-04-13 23:51:33 +0200300 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
Marek Vasute0781e42018-04-08 19:09:17 +0200301 reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL;
Marek Vasutfd83e762018-04-13 23:51:33 +0200302 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
Marek Vasute0781e42018-04-08 19:09:17 +0200303
Marek Vasutfd83e762018-04-13 23:51:33 +0200304 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200305 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutfd83e762018-04-13 23:51:33 +0200306 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200307
Marek Vasutfd83e762018-04-13 23:51:33 +0200308 tmio_sd_writel(priv, 0x300 /* scc_tappos */,
Marek Vasute0781e42018-04-08 19:09:17 +0200309 RENESAS_SDHI_SCC_DT2FF);
310
Marek Vasutfd83e762018-04-13 23:51:33 +0200311 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
312 reg |= TMIO_SD_CLKCTL_SCLKEN;
313 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200314
315 /* Read TAPNUM */
Marek Vasutfd83e762018-04-13 23:51:33 +0200316 return (tmio_sd_readl(priv, RENESAS_SDHI_SCC_DTCNTL) >>
Marek Vasute0781e42018-04-08 19:09:17 +0200317 RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
318 RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK;
319}
320
Marek Vasutcfb65b42023-11-05 23:42:45 +0100321static void renesas_sdhi_reset_tuning(struct tmio_sd_priv *priv, bool clk_disable)
Marek Vasute0781e42018-04-08 19:09:17 +0200322{
323 u32 reg;
324
325 /* Reset SCC */
Marek Vasutfd83e762018-04-13 23:51:33 +0200326 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
327 reg &= ~TMIO_SD_CLKCTL_SCLKEN;
328 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200329
Marek Vasutfd83e762018-04-13 23:51:33 +0200330 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
Marek Vasute0781e42018-04-08 19:09:17 +0200331 reg &= ~RENESAS_SDHI_SCC_CKSEL_DTSEL;
Marek Vasutfd83e762018-04-13 23:51:33 +0200332 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
Marek Vasute0781e42018-04-08 19:09:17 +0200333
Marek Vasutefea7a82018-06-13 08:02:55 +0200334 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT2);
335 reg &= ~(RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
336 RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL);
337 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_TMPPORT2);
338
Marek Vasutfee0c682019-05-19 03:47:07 +0200339 /* Disable HS400 mode adjustment */
340 renesas_sdhi_adjust_hs400_mode_disable(priv);
341
Marek Vasutfd83e762018-04-13 23:51:33 +0200342 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
343 reg |= TMIO_SD_CLKCTL_SCLKEN;
344 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200345
Marek Vasutfd83e762018-04-13 23:51:33 +0200346 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200347 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutfd83e762018-04-13 23:51:33 +0200348 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200349
Marek Vasutfd83e762018-04-13 23:51:33 +0200350 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200351 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutfd83e762018-04-13 23:51:33 +0200352 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutcfb65b42023-11-05 23:42:45 +0100353
354 if (clk_disable) {
355 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
356 reg &= ~TMIO_SD_CLKCTL_SCLKEN;
357 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
358 }
Marek Vasute0781e42018-04-08 19:09:17 +0200359}
360
Marek Vasut10d77ed2018-06-13 08:02:55 +0200361static int renesas_sdhi_hs400(struct udevice *dev)
362{
363 struct tmio_sd_priv *priv = dev_get_priv(dev);
364 struct mmc *mmc = mmc_get_mmc_dev(dev);
365 bool hs400 = (mmc->selected_mode == MMC_HS_400);
366 int ret, taps = hs400 ? priv->nrtaps : 8;
Hai Pham4dae0762023-01-29 02:50:22 +0100367 const u32 sdn_rate = 200000000;
368 u32 sdnh_rate = 800000000;
Marek Vasut531fc992019-11-23 13:36:24 +0100369 unsigned long new_tap;
Marek Vasut10d77ed2018-06-13 08:02:55 +0200370 u32 reg;
371
Hai Pham4dae0762023-01-29 02:50:22 +0100372 if (clk_valid(&priv->clkh) && !priv->needs_clkh_fallback) {
373 /* HS400 on 4tap SoC => SDnH=400 MHz, SDn=200 MHz */
374 if (taps == 4)
375 sdnh_rate /= 2;
376 ret = clk_set_rate(&priv->clkh, sdnh_rate);
377 if (ret < 0)
378 return ret;
379 }
380
381 ret = clk_set_rate(&priv->clk, sdn_rate);
Marek Vasut10d77ed2018-06-13 08:02:55 +0200382 if (ret < 0)
383 return ret;
384
Marek Vasut242c63d2019-11-23 13:36:22 +0100385 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
386 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
387 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasut10d77ed2018-06-13 08:02:55 +0200388
389 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT2);
390 if (hs400) {
391 reg |= RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
392 RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL;
393 } else {
394 reg &= ~(RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
395 RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL);
396 }
397
398 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_TMPPORT2);
399
Marek Vasutfee0c682019-05-19 03:47:07 +0200400 /* Disable HS400 mode adjustment */
401 if (!hs400)
402 renesas_sdhi_adjust_hs400_mode_disable(priv);
403
Marek Vasut3d42a072019-02-19 19:32:28 +0100404 tmio_sd_writel(priv, (0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) |
Marek Vasut10d77ed2018-06-13 08:02:55 +0200405 RENESAS_SDHI_SCC_DTCNTL_TAPEN,
406 RENESAS_SDHI_SCC_DTCNTL);
407
Marek Vasut531fc992019-11-23 13:36:24 +0100408 /* Avoid bad TAP */
409 if (priv->hs400_bad_tap & BIT(priv->tap_set)) {
410 new_tap = (priv->tap_set +
411 priv->tap_num + 1) % priv->tap_num;
412
413 if (priv->hs400_bad_tap & BIT(new_tap))
414 new_tap = (priv->tap_set +
415 priv->tap_num - 1) % priv->tap_num;
416
417 if (priv->hs400_bad_tap & BIT(new_tap)) {
418 new_tap = priv->tap_set;
419 debug("Three consecutive bad tap is prohibited\n");
420 }
421
422 priv->tap_set = new_tap;
423 tmio_sd_writel(priv, priv->tap_set, RENESAS_SDHI_SCC_TAPSET);
424 }
425
Marek Vasut10d77ed2018-06-13 08:02:55 +0200426 if (taps == 4) {
427 tmio_sd_writel(priv, priv->tap_set >> 1,
428 RENESAS_SDHI_SCC_TAPSET);
Marek Vasut1a953032019-11-23 13:36:20 +0100429 tmio_sd_writel(priv, hs400 ? 0x100 : 0x300,
430 RENESAS_SDHI_SCC_DT2FF);
Marek Vasut10d77ed2018-06-13 08:02:55 +0200431 } else {
432 tmio_sd_writel(priv, priv->tap_set, RENESAS_SDHI_SCC_TAPSET);
Marek Vasut1a953032019-11-23 13:36:20 +0100433 tmio_sd_writel(priv, 0x300, RENESAS_SDHI_SCC_DT2FF);
Marek Vasut10d77ed2018-06-13 08:02:55 +0200434 }
435
436 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
437 reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL;
438 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
439
Marek Vasutfee0c682019-05-19 03:47:07 +0200440 /* Execute adjust hs400 offset after setting to HS400 mode */
441 if (hs400)
442 priv->needs_adjust_hs400 = true;
443
Marek Vasut10d77ed2018-06-13 08:02:55 +0200444 return 0;
445}
446
Marek Vasutfd83e762018-04-13 23:51:33 +0200447static void renesas_sdhi_prepare_tuning(struct tmio_sd_priv *priv,
Marek Vasute0781e42018-04-08 19:09:17 +0200448 unsigned long tap)
449{
450 /* Set sampling clock position */
Marek Vasutfd83e762018-04-13 23:51:33 +0200451 tmio_sd_writel(priv, tap, RENESAS_SDHI_SCC_TAPSET);
Marek Vasute0781e42018-04-08 19:09:17 +0200452}
453
Marek Vasutfd83e762018-04-13 23:51:33 +0200454static unsigned int renesas_sdhi_compare_scc_data(struct tmio_sd_priv *priv)
Marek Vasute0781e42018-04-08 19:09:17 +0200455{
456 /* Get comparison of sampling data */
Marek Vasutfd83e762018-04-13 23:51:33 +0200457 return tmio_sd_readl(priv, RENESAS_SDHI_SCC_SMPCMP);
Marek Vasute0781e42018-04-08 19:09:17 +0200458}
459
Marek Vasutfd83e762018-04-13 23:51:33 +0200460static int renesas_sdhi_select_tuning(struct tmio_sd_priv *priv,
Marek Vasut0555dc62019-11-23 13:36:18 +0100461 unsigned int taps)
Marek Vasute0781e42018-04-08 19:09:17 +0200462{
463 unsigned long tap_cnt; /* counter of tuning success */
Marek Vasute0781e42018-04-08 19:09:17 +0200464 unsigned long tap_start;/* start position of tuning success */
465 unsigned long tap_end; /* end position of tuning success */
466 unsigned long ntap; /* temporary counter of tuning success */
467 unsigned long match_cnt;/* counter of matching data */
468 unsigned long i;
469 bool select = false;
470 u32 reg;
471
Marek Vasutfee0c682019-05-19 03:47:07 +0200472 priv->needs_adjust_hs400 = false;
473
Marek Vasute0781e42018-04-08 19:09:17 +0200474 /* Clear SCC_RVSREQ */
Marek Vasutfd83e762018-04-13 23:51:33 +0200475 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
Marek Vasute0781e42018-04-08 19:09:17 +0200476
477 /* Merge the results */
Marek Vasutd9d09e32019-11-23 13:36:17 +0100478 for (i = 0; i < priv->tap_num * 2; i++) {
Marek Vasute0781e42018-04-08 19:09:17 +0200479 if (!(taps & BIT(i))) {
Marek Vasutd9d09e32019-11-23 13:36:17 +0100480 taps &= ~BIT(i % priv->tap_num);
481 taps &= ~BIT((i % priv->tap_num) + priv->tap_num);
Marek Vasute0781e42018-04-08 19:09:17 +0200482 }
Marek Vasut0555dc62019-11-23 13:36:18 +0100483 if (!(priv->smpcmp & BIT(i))) {
484 priv->smpcmp &= ~BIT(i % priv->tap_num);
485 priv->smpcmp &= ~BIT((i % priv->tap_num) + priv->tap_num);
Marek Vasute0781e42018-04-08 19:09:17 +0200486 }
487 }
488
489 /*
490 * Find the longest consecutive run of successful probes. If that
491 * is more than RENESAS_SDHI_MAX_TAP probes long then use the
492 * center index as the tap.
493 */
494 tap_cnt = 0;
495 ntap = 0;
496 tap_start = 0;
497 tap_end = 0;
Marek Vasutd9d09e32019-11-23 13:36:17 +0100498 for (i = 0; i < priv->tap_num * 2; i++) {
Marek Vasute0781e42018-04-08 19:09:17 +0200499 if (taps & BIT(i))
500 ntap++;
501 else {
502 if (ntap > tap_cnt) {
503 tap_start = i - ntap;
504 tap_end = i - 1;
505 tap_cnt = ntap;
506 }
507 ntap = 0;
508 }
509 }
510
511 if (ntap > tap_cnt) {
512 tap_start = i - ntap;
513 tap_end = i - 1;
514 tap_cnt = ntap;
515 }
516
517 /*
518 * If all of the TAP is OK, the sampling clock position is selected by
519 * identifying the change point of data.
520 */
Marek Vasutd9d09e32019-11-23 13:36:17 +0100521 if (tap_cnt == priv->tap_num * 2) {
Marek Vasute0781e42018-04-08 19:09:17 +0200522 match_cnt = 0;
523 ntap = 0;
524 tap_start = 0;
525 tap_end = 0;
Marek Vasutd9d09e32019-11-23 13:36:17 +0100526 for (i = 0; i < priv->tap_num * 2; i++) {
Marek Vasut0555dc62019-11-23 13:36:18 +0100527 if (priv->smpcmp & BIT(i))
Marek Vasute0781e42018-04-08 19:09:17 +0200528 ntap++;
529 else {
530 if (ntap > match_cnt) {
531 tap_start = i - ntap;
532 tap_end = i - 1;
533 match_cnt = ntap;
534 }
535 ntap = 0;
536 }
537 }
538 if (ntap > match_cnt) {
539 tap_start = i - ntap;
540 tap_end = i - 1;
541 match_cnt = ntap;
542 }
543 if (match_cnt)
544 select = true;
545 } else if (tap_cnt >= RENESAS_SDHI_MAX_TAP)
546 select = true;
547
548 if (select)
Marek Vasutd9d09e32019-11-23 13:36:17 +0100549 priv->tap_set = ((tap_start + tap_end) / 2) % priv->tap_num;
Marek Vasute0781e42018-04-08 19:09:17 +0200550 else
551 return -EIO;
552
553 /* Set SCC */
Marek Vasut1ebb9d62018-06-13 08:02:55 +0200554 tmio_sd_writel(priv, priv->tap_set, RENESAS_SDHI_SCC_TAPSET);
Marek Vasute0781e42018-04-08 19:09:17 +0200555
556 /* Enable auto re-tuning */
Marek Vasutfd83e762018-04-13 23:51:33 +0200557 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200558 reg |= RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutfd83e762018-04-13 23:51:33 +0200559 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasute0781e42018-04-08 19:09:17 +0200560
561 return 0;
562}
563
564int renesas_sdhi_execute_tuning(struct udevice *dev, uint opcode)
565{
Marek Vasutfd83e762018-04-13 23:51:33 +0200566 struct tmio_sd_priv *priv = dev_get_priv(dev);
Marek Vasute0781e42018-04-08 19:09:17 +0200567 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
568 struct mmc *mmc = upriv->mmc;
569 unsigned int tap_num;
Marek Vasut0555dc62019-11-23 13:36:18 +0100570 unsigned int taps = 0;
Marek Vasutaaf59272024-02-20 09:38:45 +0100571 int i, ret = 0, sret;
572 u32 caps, reg;
Marek Vasute0781e42018-04-08 19:09:17 +0200573
574 /* Only supported on Renesas RCar */
Marek Vasutfd83e762018-04-13 23:51:33 +0200575 if (!(priv->caps & TMIO_SD_CAP_RCAR_UHS))
Marek Vasute0781e42018-04-08 19:09:17 +0200576 return -EINVAL;
577
578 /* clock tuning is not needed for upto 52MHz */
579 if (!((mmc->selected_mode == MMC_HS_200) ||
Marek Vasut10d77ed2018-06-13 08:02:55 +0200580 (mmc->selected_mode == MMC_HS_400) ||
Marek Vasute0781e42018-04-08 19:09:17 +0200581 (mmc->selected_mode == UHS_SDR104) ||
582 (mmc->selected_mode == UHS_SDR50)))
583 return 0;
584
585 tap_num = renesas_sdhi_init_tuning(priv);
586 if (!tap_num)
587 /* Tuning is not supported */
588 goto out;
589
Marek Vasutd9d09e32019-11-23 13:36:17 +0100590 priv->tap_num = tap_num;
591
592 if (priv->tap_num * 2 >= sizeof(taps) * 8) {
Marek Vasute0781e42018-04-08 19:09:17 +0200593 dev_err(dev,
594 "Too many taps, skipping tuning. Please consider updating size of taps field of tmio_mmc_host\n");
595 goto out;
596 }
597
Marek Vasut0555dc62019-11-23 13:36:18 +0100598 priv->smpcmp = 0;
599
Marek Vasute0781e42018-04-08 19:09:17 +0200600 /* Issue CMD19 twice for each tap */
Marek Vasutd9d09e32019-11-23 13:36:17 +0100601 for (i = 0; i < 2 * priv->tap_num; i++) {
602 renesas_sdhi_prepare_tuning(priv, i % priv->tap_num);
Marek Vasute0781e42018-04-08 19:09:17 +0200603
604 /* Force PIO for the tuning */
605 caps = priv->caps;
Marek Vasutfd83e762018-04-13 23:51:33 +0200606 priv->caps &= ~TMIO_SD_CAP_DMA_INTERNAL;
Marek Vasute0781e42018-04-08 19:09:17 +0200607
Marek Vasutdad81fb2024-02-20 09:36:23 +0100608 ret = mmc_send_tuning(mmc, opcode);
Marek Vasute0781e42018-04-08 19:09:17 +0200609
610 priv->caps = caps;
611
612 if (ret == 0)
613 taps |= BIT(i);
614
Marek Vasutaaf59272024-02-20 09:38:45 +0100615 reg = renesas_sdhi_compare_scc_data(priv);
616 if (reg == 0)
Marek Vasut0555dc62019-11-23 13:36:18 +0100617 priv->smpcmp |= BIT(i);
Marek Vasute0781e42018-04-08 19:09:17 +0200618
619 mdelay(1);
Hai Pham021f7f72023-06-20 00:38:25 +0200620
621 /*
622 * eMMC specification specifies that CMD12 can be used to stop a tuning
623 * command, but SD specification does not, so do nothing unless it is
624 * eMMC.
625 */
626 if (ret && (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
Marek Vasutaaf59272024-02-20 09:38:45 +0100627 sret = mmc_send_stop_transmission(mmc, false);
628 if (sret < 0)
629 dev_dbg(dev, "Tuning abort fail (%d)\n", sret);
Hai Pham021f7f72023-06-20 00:38:25 +0200630 }
Marek Vasute0781e42018-04-08 19:09:17 +0200631 }
632
Marek Vasut0555dc62019-11-23 13:36:18 +0100633 ret = renesas_sdhi_select_tuning(priv, taps);
Marek Vasute0781e42018-04-08 19:09:17 +0200634
635out:
636 if (ret < 0) {
637 dev_warn(dev, "Tuning procedure failed\n");
Marek Vasutcfb65b42023-11-05 23:42:45 +0100638 renesas_sdhi_reset_tuning(priv, true);
Marek Vasute0781e42018-04-08 19:09:17 +0200639 }
640
641 return ret;
642}
Marek Vasut10d77ed2018-06-13 08:02:55 +0200643#else
644static int renesas_sdhi_hs400(struct udevice *dev)
645{
646 return 0;
647}
Marek Vasute0781e42018-04-08 19:09:17 +0200648#endif
649
650static int renesas_sdhi_set_ios(struct udevice *dev)
651{
Marek Vasut10d77ed2018-06-13 08:02:55 +0200652 struct tmio_sd_priv *priv = dev_get_priv(dev);
653 u32 tmp;
654 int ret;
Marek Vasut33d38182018-04-09 20:47:31 +0200655
Marek Vasut10d77ed2018-06-13 08:02:55 +0200656 /* Stop the clock before changing its rate to avoid a glitch signal */
657 tmp = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
658 tmp &= ~TMIO_SD_CLKCTL_SCLKEN;
659 tmio_sd_writel(priv, tmp, TMIO_SD_CLKCTL);
Marek Vasut33d38182018-04-09 20:47:31 +0200660
Marek Vasut10d77ed2018-06-13 08:02:55 +0200661 ret = renesas_sdhi_hs400(dev);
662 if (ret)
663 return ret;
Marek Vasute0781e42018-04-08 19:09:17 +0200664
Marek Vasut10d77ed2018-06-13 08:02:55 +0200665 ret = tmio_sd_set_ios(dev);
666
667 mdelay(10);
668
669#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
670 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
671 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
672 struct mmc *mmc = mmc_get_mmc_dev(dev);
673 if ((priv->caps & TMIO_SD_CAP_RCAR_UHS) &&
674 (mmc->selected_mode != UHS_SDR104) &&
675 (mmc->selected_mode != MMC_HS_200) &&
676 (mmc->selected_mode != MMC_HS_400)) {
Marek Vasutcfb65b42023-11-05 23:42:45 +0100677 renesas_sdhi_reset_tuning(priv, mmc->clk_disable);
Marek Vasut10d77ed2018-06-13 08:02:55 +0200678 }
Marek Vasute0781e42018-04-08 19:09:17 +0200679#endif
680
681 return ret;
682}
683
Marek Vasut576a6d92018-10-28 19:28:56 +0100684#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Sam Protsenkodb174c62019-08-14 22:52:51 +0300685static int renesas_sdhi_wait_dat0(struct udevice *dev, int state,
686 int timeout_us)
Marek Vasut576a6d92018-10-28 19:28:56 +0100687{
688 int ret = -ETIMEDOUT;
689 bool dat0_high;
690 bool target_dat0_high = !!state;
691 struct tmio_sd_priv *priv = dev_get_priv(dev);
692
Sam Protsenkodb174c62019-08-14 22:52:51 +0300693 timeout_us = DIV_ROUND_UP(timeout_us, 10); /* check every 10 us. */
694 while (timeout_us--) {
Marek Vasut576a6d92018-10-28 19:28:56 +0100695 dat0_high = !!(tmio_sd_readl(priv, TMIO_SD_INFO2) & TMIO_SD_INFO2_DAT0);
696 if (dat0_high == target_dat0_high) {
697 ret = 0;
698 break;
699 }
700 udelay(10);
701 }
702
703 return ret;
704}
705#endif
706
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200707#define RENESAS_SDHI_DMA_ALIGNMENT 128
708
Marek Vasut3d5256e2020-04-04 12:45:06 +0200709static int renesas_sdhi_addr_aligned_gen(uintptr_t ubuf,
710 size_t len, size_t len_aligned)
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200711{
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200712 /* Check if start is aligned */
713 if (!IS_ALIGNED(ubuf, RENESAS_SDHI_DMA_ALIGNMENT)) {
Marek Vasut3d5256e2020-04-04 12:45:06 +0200714 debug("Unaligned buffer address %lx\n", ubuf);
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200715 return 0;
716 }
717
718 /* Check if length is aligned */
Marek Vasut3d5256e2020-04-04 12:45:06 +0200719 if (len != len_aligned) {
720 debug("Unaligned buffer length %zu\n", len);
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200721 return 0;
722 }
723
724#ifdef CONFIG_PHYS_64BIT
725 /* Check if below 32bit boundary */
Marek Vasut3d5256e2020-04-04 12:45:06 +0200726 if ((ubuf >> 32) || (ubuf + len_aligned) >> 32) {
727 debug("Buffer above 32bit boundary %lx-%lx\n",
728 ubuf, ubuf + len_aligned);
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200729 return 0;
730 }
731#endif
732
733 /* Aligned */
734 return 1;
735}
736
Marek Vasut3d5256e2020-04-04 12:45:06 +0200737static int renesas_sdhi_addr_aligned(struct bounce_buffer *state)
738{
739 uintptr_t ubuf = (uintptr_t)state->user_buffer;
740
741 return renesas_sdhi_addr_aligned_gen(ubuf, state->len,
742 state->len_aligned);
743}
744
Marek Vasutfee0c682019-05-19 03:47:07 +0200745static int renesas_sdhi_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
746 struct mmc_data *data)
747{
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200748 struct bounce_buffer bbstate;
749 unsigned int bbflags;
750 bool bbok = false;
751 size_t len;
752 void *buf;
Marek Vasutfee0c682019-05-19 03:47:07 +0200753 int ret;
754
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200755 if (data) {
756 if (data->flags & MMC_DATA_READ) {
757 buf = data->dest;
758 bbflags = GEN_BB_WRITE;
759 } else {
760 buf = (void *)data->src;
761 bbflags = GEN_BB_READ;
762 }
763 len = data->blocks * data->blocksize;
764
765 ret = bounce_buffer_start_extalign(&bbstate, buf, len, bbflags,
766 RENESAS_SDHI_DMA_ALIGNMENT,
767 renesas_sdhi_addr_aligned);
768 /*
769 * If the amount of data to transfer is too large, we can get
770 * -ENOMEM when starting the bounce buffer. If that happens,
771 * fall back to PIO as it was before, otherwise use the BB.
772 */
773 if (!ret) {
774 bbok = true;
775 if (data->flags & MMC_DATA_READ)
776 data->dest = bbstate.bounce_buffer;
777 else
778 data->src = bbstate.bounce_buffer;
779 }
780 }
781
Marek Vasutfee0c682019-05-19 03:47:07 +0200782 ret = tmio_sd_send_cmd(dev, cmd, data);
Marek Vasut9f7baeb2020-04-04 12:45:04 +0200783
784 if (data && bbok) {
785 buf = bbstate.user_buffer;
786
787 bounce_buffer_stop(&bbstate);
788
789 if (data->flags & MMC_DATA_READ)
790 data->dest = buf;
791 else
792 data->src = buf;
793 }
794
Marek Vasutfee0c682019-05-19 03:47:07 +0200795 if (ret)
796 return ret;
797
798#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
799 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
800 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasut0e05fa32024-02-24 23:32:11 +0100801 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Marek Vasutfee0c682019-05-19 03:47:07 +0200802 struct tmio_sd_priv *priv = dev_get_priv(dev);
Marek Vasut0e05fa32024-02-24 23:32:11 +0100803 struct mmc *mmc = upriv->mmc;
Marek Vasutfee0c682019-05-19 03:47:07 +0200804
Marek Vasut0e05fa32024-02-24 23:32:11 +0100805 if (!mmc->tuning)
806 renesas_sdhi_check_scc_error(dev);
Marek Vasut52647a02019-11-23 13:36:23 +0100807
Marek Vasutfee0c682019-05-19 03:47:07 +0200808 if (cmd->cmdidx == MMC_CMD_SEND_STATUS)
809 renesas_sdhi_adjust_hs400_mode_enable(priv);
810#endif
811
812 return 0;
813}
814
Marek Vasut3d5256e2020-04-04 12:45:06 +0200815int renesas_sdhi_get_b_max(struct udevice *dev, void *dst, lbaint_t blkcnt)
816{
817 struct tmio_sd_priv *priv = dev_get_priv(dev);
818 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
819 struct mmc *mmc = upriv->mmc;
820 size_t len = blkcnt * mmc->read_bl_len;
821 size_t len_align = roundup(len, RENESAS_SDHI_DMA_ALIGNMENT);
822
823 if (renesas_sdhi_addr_aligned_gen((uintptr_t)dst, len, len_align)) {
824 if (priv->quirks & TMIO_SD_CAP_16BIT)
825 return U16_MAX;
826 else
827 return U32_MAX;
828 } else {
829 return (CONFIG_SYS_MALLOC_LEN / 4) / mmc->read_bl_len;
830 }
831}
832
Marek Vasut06485cf2018-04-08 15:22:58 +0200833static const struct dm_mmc_ops renesas_sdhi_ops = {
Marek Vasutfee0c682019-05-19 03:47:07 +0200834 .send_cmd = renesas_sdhi_send_cmd,
Marek Vasute0781e42018-04-08 19:09:17 +0200835 .set_ios = renesas_sdhi_set_ios,
Marek Vasutfd83e762018-04-13 23:51:33 +0200836 .get_cd = tmio_sd_get_cd,
Marek Vasut10d77ed2018-06-13 08:02:55 +0200837#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
838 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
839 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasute0781e42018-04-08 19:09:17 +0200840 .execute_tuning = renesas_sdhi_execute_tuning,
841#endif
Marek Vasut576a6d92018-10-28 19:28:56 +0100842#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
843 .wait_dat0 = renesas_sdhi_wait_dat0,
844#endif
Marek Vasut3d5256e2020-04-04 12:45:06 +0200845 .get_b_max = renesas_sdhi_get_b_max,
Marek Vasut06485cf2018-04-08 15:22:58 +0200846};
847
Marek Vasutfd83e762018-04-13 23:51:33 +0200848#define RENESAS_GEN2_QUIRKS TMIO_SD_CAP_RCAR_GEN2
Marek Vasut9db9e6a2018-04-08 18:49:52 +0200849#define RENESAS_GEN3_QUIRKS \
Marek Vasutfd83e762018-04-13 23:51:33 +0200850 TMIO_SD_CAP_64BIT | TMIO_SD_CAP_RCAR_GEN3 | TMIO_SD_CAP_RCAR_UHS
Marek Vasut9db9e6a2018-04-08 18:49:52 +0200851
Marek Vasut06485cf2018-04-08 15:22:58 +0200852static const struct udevice_id renesas_sdhi_match[] = {
Marek Vasut9db9e6a2018-04-08 18:49:52 +0200853 { .compatible = "renesas,sdhi-r8a7790", .data = RENESAS_GEN2_QUIRKS },
854 { .compatible = "renesas,sdhi-r8a7791", .data = RENESAS_GEN2_QUIRKS },
855 { .compatible = "renesas,sdhi-r8a7792", .data = RENESAS_GEN2_QUIRKS },
856 { .compatible = "renesas,sdhi-r8a7793", .data = RENESAS_GEN2_QUIRKS },
857 { .compatible = "renesas,sdhi-r8a7794", .data = RENESAS_GEN2_QUIRKS },
858 { .compatible = "renesas,sdhi-r8a7795", .data = RENESAS_GEN3_QUIRKS },
859 { .compatible = "renesas,sdhi-r8a7796", .data = RENESAS_GEN3_QUIRKS },
Hai Pham7e631b02023-01-26 21:05:59 +0100860 { .compatible = "renesas,sdhi-r8a77961", .data = RENESAS_GEN3_QUIRKS },
Adam Ford71283612020-06-30 09:30:10 -0500861 { .compatible = "renesas,rcar-gen3-sdhi", .data = RENESAS_GEN3_QUIRKS },
Marek Vasut9db9e6a2018-04-08 18:49:52 +0200862 { .compatible = "renesas,sdhi-r8a77965", .data = RENESAS_GEN3_QUIRKS },
863 { .compatible = "renesas,sdhi-r8a77970", .data = RENESAS_GEN3_QUIRKS },
Marek Vasut8b2ae7d2018-04-26 13:19:29 +0200864 { .compatible = "renesas,sdhi-r8a77990", .data = RENESAS_GEN3_QUIRKS },
Marek Vasut9db9e6a2018-04-08 18:49:52 +0200865 { .compatible = "renesas,sdhi-r8a77995", .data = RENESAS_GEN3_QUIRKS },
Hai Pham206dc912023-02-28 22:24:06 +0100866 { .compatible = "renesas,rcar-gen4-sdhi", .data = RENESAS_GEN3_QUIRKS },
Paul Barkera2625422024-10-23 11:53:19 +0100867 { .compatible = "renesas,rzg2l-sdhi", .data = RENESAS_GEN3_QUIRKS },
Marek Vasut06485cf2018-04-08 15:22:58 +0200868 { /* sentinel */ }
869};
870
Marek Vasutda90a1b2018-06-13 08:02:55 +0200871static ulong renesas_sdhi_clk_get_rate(struct tmio_sd_priv *priv)
872{
873 return clk_get_rate(&priv->clk);
874}
875
Marek Vasutb59180a2018-06-13 08:02:55 +0200876static void renesas_sdhi_filter_caps(struct udevice *dev)
877{
Marek Vasutb59180a2018-06-13 08:02:55 +0200878 struct tmio_sd_priv *priv = dev_get_priv(dev);
879
880 if (!(priv->caps & TMIO_SD_CAP_RCAR_GEN3))
881 return;
882
Marek Vasutd6e2f872021-01-03 11:38:25 +0100883 if (priv->caps & TMIO_SD_CAP_DMA_INTERNAL)
884 priv->idma_bus_width = TMIO_SD_DMA_MODE_BUS_WIDTH;
885
Marek Vasut7b461762019-11-23 13:36:25 +0100886#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
887 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
888 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Simon Glassfa20e932020-12-03 16:55:20 -0700889 struct tmio_sd_plat *plat = dev_get_plat(dev);
Marek Vasut7b461762019-11-23 13:36:25 +0100890
Hai Phamf0d3c072023-01-26 21:05:56 +0100891 /* HS400 is not supported on H3 ES1.x, M3W ES1.[012], V3M, V3H ES1.x, D3 */
Marek Vasutf9726612024-02-27 17:05:47 +0100892 if (((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7795) &&
Marek Vasut17602322024-02-27 17:05:46 +0100893 (renesas_get_cpu_rev_integer() <= 1)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100894 ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7796) &&
Marek Vasut17602322024-02-27 17:05:46 +0100895 (renesas_get_cpu_rev_integer() == 1) &&
896 (renesas_get_cpu_rev_fraction() <= 2)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100897 (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77970) ||
898 ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77980) &&
Marek Vasut17602322024-02-27 17:05:46 +0100899 (renesas_get_cpu_rev_integer() <= 1)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100900 (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77995))
Marek Vasutb59180a2018-06-13 08:02:55 +0200901 plat->cfg.host_caps &= ~MMC_MODE_HS400;
Marek Vasut10d77ed2018-06-13 08:02:55 +0200902
Marek Vasut531fc992019-11-23 13:36:24 +0100903 /* H3 ES2.0, ES3.0 and M3W ES1.2 and M3N bad taps */
Marek Vasutf9726612024-02-27 17:05:47 +0100904 if (((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7795) &&
Marek Vasut17602322024-02-27 17:05:46 +0100905 (renesas_get_cpu_rev_integer() >= 2)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100906 ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7796) &&
Marek Vasut17602322024-02-27 17:05:46 +0100907 (renesas_get_cpu_rev_integer() == 1) &&
908 (renesas_get_cpu_rev_fraction() == 2)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100909 (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77965))
Marek Vasut531fc992019-11-23 13:36:24 +0100910 priv->hs400_bad_tap = BIT(2) | BIT(3) | BIT(6) | BIT(7);
911
912 /* M3W ES1.x for x>2 can use HS400 with manual adjustment and taps */
Marek Vasutf9726612024-02-27 17:05:47 +0100913 if ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7796) &&
Marek Vasut17602322024-02-27 17:05:46 +0100914 (renesas_get_cpu_rev_integer() == 1) &&
915 (renesas_get_cpu_rev_fraction() > 2)) {
Marek Vasutfee0c682019-05-19 03:47:07 +0200916 priv->adjust_hs400_enable = true;
Hai Phame4eaa822023-01-26 21:05:58 +0100917 priv->adjust_hs400_offset = 3;
Marek Vasut531fc992019-11-23 13:36:24 +0100918 priv->hs400_bad_tap = BIT(1) | BIT(3) | BIT(5) | BIT(7);
Marek Vasut7b461762019-11-23 13:36:25 +0100919 priv->adjust_hs400_calib_table =
Marek Vasut691c0b62024-02-27 17:05:58 +0100920 r8a7796_rev13_calib_table[!rcar_is_gen3_mmc0(priv)];
Marek Vasutfee0c682019-05-19 03:47:07 +0200921 }
922
Hai Pham7e631b02023-01-26 21:05:59 +0100923 /* M3W+ bad taps */
Marek Vasutf9726612024-02-27 17:05:47 +0100924 if ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7796) &&
Marek Vasut17602322024-02-27 17:05:46 +0100925 (renesas_get_cpu_rev_integer() == 3))
Hai Pham7e631b02023-01-26 21:05:59 +0100926 priv->hs400_bad_tap = BIT(1) | BIT(3) | BIT(5) | BIT(7);
927
Marek Vasutfee0c682019-05-19 03:47:07 +0200928 /* M3N can use HS400 with manual adjustment */
Marek Vasutf9726612024-02-27 17:05:47 +0100929 if (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77965) {
Marek Vasutfee0c682019-05-19 03:47:07 +0200930 priv->adjust_hs400_enable = true;
Marek Vasutcf643b02019-11-23 13:36:21 +0100931 priv->adjust_hs400_offset = 3;
Marek Vasut7b461762019-11-23 13:36:25 +0100932 priv->adjust_hs400_calib_table =
Marek Vasut691c0b62024-02-27 17:05:58 +0100933 r8a77965_calib_table[!rcar_is_gen3_mmc0(priv)];
Marek Vasutfee0c682019-05-19 03:47:07 +0200934 }
935
936 /* E3 can use HS400 with manual adjustment */
Marek Vasutf9726612024-02-27 17:05:47 +0100937 if (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77990) {
Marek Vasutfee0c682019-05-19 03:47:07 +0200938 priv->adjust_hs400_enable = true;
Marek Vasutcf643b02019-11-23 13:36:21 +0100939 priv->adjust_hs400_offset = 3;
Marek Vasut7b461762019-11-23 13:36:25 +0100940 priv->adjust_hs400_calib_table =
Marek Vasut691c0b62024-02-27 17:05:58 +0100941 r8a77990_calib_table[!rcar_is_gen3_mmc0(priv)];
Marek Vasutfee0c682019-05-19 03:47:07 +0200942 }
943
Hai Pham5c86e062023-01-26 21:05:55 +0100944 /* H3 ES1.x, ES2.0 and M3W ES1.[0123] uses 4 tuning taps */
Marek Vasutf9726612024-02-27 17:05:47 +0100945 if (((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7795) &&
Marek Vasut17602322024-02-27 17:05:46 +0100946 (renesas_get_cpu_rev_integer() <= 2)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100947 ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7796) &&
Marek Vasut17602322024-02-27 17:05:46 +0100948 (renesas_get_cpu_rev_integer() == 1) &&
949 (renesas_get_cpu_rev_fraction() <= 3)))
Marek Vasut10d77ed2018-06-13 08:02:55 +0200950 priv->nrtaps = 4;
951 else
952 priv->nrtaps = 8;
Marek Vasut7b461762019-11-23 13:36:25 +0100953#endif
Marek Vasute9a28222019-01-11 23:45:54 +0100954 /* H3 ES1.x and M3W ES1.0 uses bit 17 for DTRAEND */
Marek Vasutf9726612024-02-27 17:05:47 +0100955 if (((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7795) &&
Marek Vasut17602322024-02-27 17:05:46 +0100956 (renesas_get_cpu_rev_integer() <= 1)) ||
Marek Vasutf9726612024-02-27 17:05:47 +0100957 ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A7796) &&
Marek Vasut17602322024-02-27 17:05:46 +0100958 (renesas_get_cpu_rev_integer() == 1) &&
959 (renesas_get_cpu_rev_fraction() == 0)))
Marek Vasute9a28222019-01-11 23:45:54 +0100960 priv->read_poll_flag = TMIO_SD_DMA_INFO1_END_RD;
961 else
962 priv->read_poll_flag = TMIO_SD_DMA_INFO1_END_RD2;
Hai Pham5587caa2023-01-26 21:06:01 +0100963
964 /* V3M handles SD0H differently than other Gen3 SoCs */
Marek Vasutf9726612024-02-27 17:05:47 +0100965 if (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77970)
Hai Pham5587caa2023-01-26 21:06:01 +0100966 priv->needs_clkh_fallback = true;
967 else
968 priv->needs_clkh_fallback = false;
Marek Vasutb59180a2018-06-13 08:02:55 +0200969}
970
Paul Barkere22d1a02023-10-16 10:25:38 +0100971static int rzg2l_sdhi_setup(struct udevice *dev)
972{
973 struct tmio_sd_priv *priv = dev_get_priv(dev);
974 struct clk imclk2, aclk;
975 struct reset_ctl rst;
976 int ret;
977
978 /*
979 * On members of the RZ/G2L SoC family, we need to enable
980 * additional chip detect and bus clocks, then release the SDHI
981 * module from reset.
982 */
983 ret = clk_get_by_name(dev, "cd", &imclk2);
984 if (ret < 0) {
985 dev_err(dev, "failed to get imclk2 (chip detect clk)\n");
Sean Andersond318eb32023-12-16 14:38:42 -0500986 return ret;
Paul Barkere22d1a02023-10-16 10:25:38 +0100987 }
988
989 ret = clk_get_by_name(dev, "aclk", &aclk);
990 if (ret < 0) {
991 dev_err(dev, "failed to get aclk\n");
Sean Andersond318eb32023-12-16 14:38:42 -0500992 return ret;
Paul Barkere22d1a02023-10-16 10:25:38 +0100993 }
994
995 ret = clk_enable(&imclk2);
996 if (ret < 0) {
997 dev_err(dev, "failed to enable imclk2 (chip detect clk)\n");
Sean Andersond318eb32023-12-16 14:38:42 -0500998 return ret;
Paul Barkere22d1a02023-10-16 10:25:38 +0100999 }
1000
1001 ret = clk_enable(&aclk);
1002 if (ret < 0) {
1003 dev_err(dev, "failed to enable aclk\n");
1004 goto err_aclk;
1005 }
1006
1007 ret = reset_get_by_index(dev, 0, &rst);
1008 if (ret < 0) {
1009 dev_err(dev, "failed to get reset line\n");
Paul Barker0b4d1db2023-10-19 15:50:38 +01001010 goto err_get_reset;
Paul Barkere22d1a02023-10-16 10:25:38 +01001011 }
1012
1013 ret = reset_deassert(&rst);
1014 if (ret < 0) {
1015 dev_err(dev, "failed to de-assert reset line\n");
1016 goto err_reset;
1017 }
1018
1019 ret = tmio_sd_probe(dev, priv->quirks);
1020 if (ret)
1021 goto err_tmio_probe;
1022
1023 return 0;
1024
1025err_tmio_probe:
1026 reset_assert(&rst);
1027err_reset:
Paul Barker0b4d1db2023-10-19 15:50:38 +01001028 reset_free(&rst);
1029err_get_reset:
Paul Barkere22d1a02023-10-16 10:25:38 +01001030 clk_disable(&aclk);
1031err_aclk:
1032 clk_disable(&imclk2);
Paul Barkere22d1a02023-10-16 10:25:38 +01001033 return ret;
1034}
1035
Marek Vasutabe3e952018-04-08 17:45:23 +02001036static int renesas_sdhi_probe(struct udevice *dev)
1037{
Masahiro Yamada19989d832018-04-20 18:14:24 +09001038 struct tmio_sd_priv *priv = dev_get_priv(dev);
Marek Vasut1949d482018-04-08 18:14:22 +02001039 struct fdt_resource reg_res;
1040 DECLARE_GLOBAL_DATA_PTR;
1041 int ret;
1042
Marek Vasutda90a1b2018-06-13 08:02:55 +02001043 priv->clk_get_rate = renesas_sdhi_clk_get_rate;
1044
Paul Barker110f32d2023-10-16 10:25:37 +01001045 priv->quirks = dev_get_driver_data(dev);
1046 if (priv->quirks == RENESAS_GEN2_QUIRKS) {
Marek Vasut9db9e6a2018-04-08 18:49:52 +02001047 ret = fdt_get_resource(gd->fdt_blob, dev_of_offset(dev),
1048 "reg", 0, &reg_res);
1049 if (ret < 0) {
1050 dev_err(dev, "\"reg\" resource not found, ret=%i\n",
1051 ret);
1052 return ret;
1053 }
Marek Vasut1949d482018-04-08 18:14:22 +02001054
Marek Vasut9db9e6a2018-04-08 18:49:52 +02001055 if (fdt_resource_size(&reg_res) == 0x100)
Paul Barker110f32d2023-10-16 10:25:37 +01001056 priv->quirks |= TMIO_SD_CAP_16BIT;
Marek Vasut9db9e6a2018-04-08 18:49:52 +02001057 }
Marek Vasutabe3e952018-04-08 17:45:23 +02001058
Marek Vasutda90a1b2018-06-13 08:02:55 +02001059 ret = clk_get_by_index(dev, 0, &priv->clk);
Masahiro Yamada19989d832018-04-20 18:14:24 +09001060 if (ret < 0) {
1061 dev_err(dev, "failed to get host clock\n");
1062 return ret;
1063 }
1064
Hai Pham4dae0762023-01-29 02:50:22 +01001065 /* optional SDnH clock */
1066 ret = clk_get_by_name(dev, "clkh", &priv->clkh);
Marek Vasutdcfa1ad2023-02-27 23:49:27 +01001067 if (ret < 0) {
Hai Pham4dae0762023-01-29 02:50:22 +01001068 dev_dbg(dev, "failed to get clkh\n");
Marek Vasutdcfa1ad2023-02-27 23:49:27 +01001069 } else {
1070 ret = clk_set_rate(&priv->clkh, 800000000);
1071 if (ret < 0) {
Marek Vasut3ce49932023-02-27 23:49:28 +01001072 dev_err(dev, "failed to set rate for SDnH clock (%d)\n", ret);
Sean Andersond318eb32023-12-16 14:38:42 -05001073 return ret;
Marek Vasutdcfa1ad2023-02-27 23:49:27 +01001074 }
1075 }
Hai Pham4dae0762023-01-29 02:50:22 +01001076
Masahiro Yamada19989d832018-04-20 18:14:24 +09001077 /* set to max rate */
Marek Vasutda90a1b2018-06-13 08:02:55 +02001078 ret = clk_set_rate(&priv->clk, 200000000);
1079 if (ret < 0) {
Marek Vasut3ce49932023-02-27 23:49:28 +01001080 dev_err(dev, "failed to set rate for SDn clock (%d)\n", ret);
Sean Andersond318eb32023-12-16 14:38:42 -05001081 return ret;
Masahiro Yamada19989d832018-04-20 18:14:24 +09001082 }
1083
Marek Vasutda90a1b2018-06-13 08:02:55 +02001084 ret = clk_enable(&priv->clk);
Masahiro Yamada19989d832018-04-20 18:14:24 +09001085 if (ret) {
Marek Vasut3ce49932023-02-27 23:49:28 +01001086 dev_err(dev, "failed to enable SDn clock (%d)\n", ret);
Sean Andersond318eb32023-12-16 14:38:42 -05001087 return ret;
Masahiro Yamada19989d832018-04-20 18:14:24 +09001088 }
1089
Paul Barkere22d1a02023-10-16 10:25:38 +01001090 if (device_is_compatible(dev, "renesas,sdhi-r9a07g044"))
1091 ret = rzg2l_sdhi_setup(dev);
1092 else
1093 ret = tmio_sd_probe(dev, priv->quirks);
Marek Vasut3ce49932023-02-27 23:49:28 +01001094 if (ret)
1095 goto err_tmio_probe;
Marek Vasutb59180a2018-06-13 08:02:55 +02001096
1097 renesas_sdhi_filter_caps(dev);
1098
Marek Vasut10d77ed2018-06-13 08:02:55 +02001099#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
1100 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
1101 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasut3ce49932023-02-27 23:49:28 +01001102 if (priv->caps & TMIO_SD_CAP_RCAR_UHS)
Marek Vasutcfb65b42023-11-05 23:42:45 +01001103 renesas_sdhi_reset_tuning(priv, true);
Marek Vasute0781e42018-04-08 19:09:17 +02001104#endif
Marek Vasut3ce49932023-02-27 23:49:28 +01001105 return 0;
1106
1107err_tmio_probe:
1108 clk_disable(&priv->clk);
Marek Vasute0781e42018-04-08 19:09:17 +02001109 return ret;
Marek Vasutabe3e952018-04-08 17:45:23 +02001110}
1111
Marek Vasut06485cf2018-04-08 15:22:58 +02001112U_BOOT_DRIVER(renesas_sdhi) = {
1113 .name = "renesas-sdhi",
1114 .id = UCLASS_MMC,
1115 .of_match = renesas_sdhi_match,
Marek Vasutfd83e762018-04-13 23:51:33 +02001116 .bind = tmio_sd_bind,
Marek Vasutabe3e952018-04-08 17:45:23 +02001117 .probe = renesas_sdhi_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001118 .priv_auto = sizeof(struct tmio_sd_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -07001119 .plat_auto = sizeof(struct tmio_sd_plat),
Marek Vasut06485cf2018-04-08 15:22:58 +02001120 .ops = &renesas_sdhi_ops,
1121};