blob: 665eb9aa688147f15d4574f62476640df0bb1582 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -05002/*
Jerry Huanged413672011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lu4cc119b2019-05-23 11:05:46 +08004 * Copyright 2019 NXP Semiconductors
Andy Fleminge52ffb82008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Simon Glass63334482019-11-14 12:57:39 -070015#include <cpu_func.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090016#include <errno.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040017#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050018#include <mmc.h>
19#include <part.h>
20#include <malloc.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040022#include <fdt_support.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050024#include <asm/io.h>
Peng Fana4d36f72016-03-25 14:16:56 +080025#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070026#include <dm/device_compat.h>
Simon Glassdbd79542020-05-10 11:40:11 -060027#include <linux/delay.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050028
Andy Fleminge52ffb82008-10-30 16:47:16 -050029DECLARE_GLOBAL_DATA_PTR;
30
31struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080032 uint dsaddr; /* SDMA system address register */
33 uint blkattr; /* Block attributes register */
34 uint cmdarg; /* Command argument register */
35 uint xfertyp; /* Transfer type register */
36 uint cmdrsp0; /* Command response 0 register */
37 uint cmdrsp1; /* Command response 1 register */
38 uint cmdrsp2; /* Command response 2 register */
39 uint cmdrsp3; /* Command response 3 register */
40 uint datport; /* Buffer data port register */
41 uint prsstat; /* Present state register */
42 uint proctl; /* Protocol control register */
43 uint sysctl; /* System Control Register */
44 uint irqstat; /* Interrupt status register */
45 uint irqstaten; /* Interrupt status enable register */
46 uint irqsigen; /* Interrupt signal enable register */
47 uint autoc12err; /* Auto CMD error status register */
48 uint hostcapblt; /* Host controller capabilities register */
49 uint wml; /* Watermark level register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080050 char reserved1[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080051 uint fevt; /* Force event register */
52 uint admaes; /* ADMA error status register */
53 uint adsaddr; /* ADMA system address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080054 char reserved2[160];
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080055 uint hostver; /* Host controller version register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080056 char reserved3[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080057 uint dmaerraddr; /* DMA error address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080058 char reserved4[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080059 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080060 char reserved5[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080061 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lu62b56b32019-06-21 11:42:29 +080062 char reserved6[756]; /* reserved */
63 uint esdhcctl; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050064};
65
Simon Glassfa02ca52017-07-29 11:35:21 -060066struct fsl_esdhc_plat {
67 struct mmc_config cfg;
68 struct mmc mmc;
69};
70
Peng Fana4d36f72016-03-25 14:16:56 +080071/**
72 * struct fsl_esdhc_priv
73 *
74 * @esdhc_regs: registers of the sdhc controller
75 * @sdhc_clk: Current clk of the sdhc controller
76 * @bus_width: bus width, 1bit, 4bit or 8bit
77 * @cfg: mmc config
78 * @mmc: mmc
79 * Following is used when Driver Model is enabled for MMC
80 * @dev: pointer for the device
Peng Fana4d36f72016-03-25 14:16:56 +080081 * @cd_gpio: gpio for card detection
Peng Fan01eb1c42016-06-15 10:53:02 +080082 * @wp_gpio: gpio for write protection
Peng Fana4d36f72016-03-25 14:16:56 +080083 */
84struct fsl_esdhc_priv {
85 struct fsl_esdhc *esdhc_regs;
86 unsigned int sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +080087 bool is_sdhc_per_clk;
Peng Fanc4142702018-01-21 19:00:24 +080088 unsigned int clock;
Yangbo Lu77f26322019-10-21 18:09:07 +080089#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +080090 struct mmc *mmc;
Simon Glass407025d2017-07-29 11:35:24 -060091#endif
Peng Fana4d36f72016-03-25 14:16:56 +080092 struct udevice *dev;
Peng Fana4d36f72016-03-25 14:16:56 +080093};
94
Andy Fleminge52ffb82008-10-30 16:47:16 -050095/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +000096static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -050097{
98 uint xfertyp = 0;
99
100 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530101 xfertyp |= XFERTYP_DPSEL;
102#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
103 xfertyp |= XFERTYP_DMAEN;
104#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500105 if (data->blocks > 1) {
106 xfertyp |= XFERTYP_MSBSEL;
107 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -0600108#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
109 xfertyp |= XFERTYP_AC12EN;
110#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500111 }
112
113 if (data->flags & MMC_DATA_READ)
114 xfertyp |= XFERTYP_DTDSEL;
115 }
116
117 if (cmd->resp_type & MMC_RSP_CRC)
118 xfertyp |= XFERTYP_CCCEN;
119 if (cmd->resp_type & MMC_RSP_OPCODE)
120 xfertyp |= XFERTYP_CICEN;
121 if (cmd->resp_type & MMC_RSP_136)
122 xfertyp |= XFERTYP_RSPTYP_136;
123 else if (cmd->resp_type & MMC_RSP_BUSY)
124 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
125 else if (cmd->resp_type & MMC_RSP_PRESENT)
126 xfertyp |= XFERTYP_RSPTYP_48;
127
Jason Liubef0ff02011-03-22 01:32:31 +0000128 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
129 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lub73a3d62016-01-21 17:33:19 +0800130
Andy Fleminge52ffb82008-10-30 16:47:16 -0500131 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
132}
133
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530134#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
135/*
136 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
137 */
Simon Glass1d177d42017-07-29 11:35:17 -0600138static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
139 struct mmc_data *data)
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530140{
Peng Fana4d36f72016-03-25 14:16:56 +0800141 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530142 uint blocks;
143 char *buffer;
144 uint databuf;
145 uint size;
146 uint irqstat;
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100147 ulong start;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530148
149 if (data->flags & MMC_DATA_READ) {
150 blocks = data->blocks;
151 buffer = data->dest;
152 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100153 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530154 size = data->blocksize;
155 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100156 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
157 if (get_timer(start) > PIO_TIMEOUT) {
158 printf("\nData Read Failed in PIO Mode.");
159 return;
160 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530161 }
162 while (size && (!(irqstat & IRQSTAT_TC))) {
163 udelay(100); /* Wait before last byte transfer complete */
164 irqstat = esdhc_read32(&regs->irqstat);
165 databuf = in_le32(&regs->datport);
166 *((uint *)buffer) = databuf;
167 buffer += 4;
168 size -= 4;
169 }
170 blocks--;
171 }
172 } else {
173 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200174 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530175 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100176 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530177 size = data->blocksize;
178 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100179 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
180 if (get_timer(start) > PIO_TIMEOUT) {
181 printf("\nData Write Failed in PIO Mode.");
182 return;
183 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530184 }
185 while (size && (!(irqstat & IRQSTAT_TC))) {
186 udelay(100); /* Wait before last byte transfer complete */
187 databuf = *((uint *)buffer);
188 buffer += 4;
189 size -= 4;
190 irqstat = esdhc_read32(&regs->irqstat);
191 out_le32(&regs->datport, databuf);
192 }
193 blocks--;
194 }
195 }
196}
197#endif
198
Simon Glass1d177d42017-07-29 11:35:17 -0600199static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
200 struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500201{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500202 int timeout;
Peng Fana4d36f72016-03-25 14:16:56 +0800203 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu62b56b32019-06-21 11:42:29 +0800204#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700205 dma_addr_t addr;
206#endif
Wolfgang Denka40545c2010-05-09 23:52:59 +0200207 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500208
209 wml_value = data->blocksize/4;
210
211 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530212 if (wml_value > WML_RD_WML_MAX)
213 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500214
Roy Zange5853af2010-02-09 18:23:33 +0800215 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li33a56b12014-02-20 18:00:57 +0800216#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu62b56b32019-06-21 11:42:29 +0800217#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700218 addr = virt_to_phys((void *)(data->dest));
219 if (upper_32_bits(addr))
220 printf("Error found for upper 32 bits\n");
221 else
222 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
223#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100224 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li33a56b12014-02-20 18:00:57 +0800225#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700226#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500227 } else {
Ye.Li33a56b12014-02-20 18:00:57 +0800228#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelson30e9cad2012-04-25 14:28:48 +0000229 flush_dcache_range((ulong)data->src,
230 (ulong)data->src+data->blocks
231 *data->blocksize);
Ye.Li33a56b12014-02-20 18:00:57 +0800232#endif
Priyanka Jain02449632011-02-09 09:24:10 +0530233 if (wml_value > WML_WR_WML_MAX)
234 wml_value = WML_WR_WML_MAX_VAL;
Yangbo Luf3bcc832019-10-31 18:54:25 +0800235
236 if (!(esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL)) {
237 printf("Can not write to locked SD card.\n");
238 return -EINVAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500239 }
Roy Zange5853af2010-02-09 18:23:33 +0800240
241 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
242 wml_value << 16);
Ye.Li33a56b12014-02-20 18:00:57 +0800243#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu62b56b32019-06-21 11:42:29 +0800244#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700245 addr = virt_to_phys((void *)(data->src));
246 if (upper_32_bits(addr))
247 printf("Error found for upper 32 bits\n");
248 else
249 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
250#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100251 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li33a56b12014-02-20 18:00:57 +0800252#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700253#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500254 }
255
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100256 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500257
258 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530259 /*
260 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
261 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
262 * So, Number of SD Clock cycles for 0.25sec should be minimum
263 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500264 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530265 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500266 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530267 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500268 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530269 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500270 * => timeout + 13 = log2(mmc->clock/4) + 1
271 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800272 *
273 * However, the MMC spec "It is strongly recommended for hosts to
274 * implement more than 500ms timeout value even if the card
275 * indicates the 250ms maximum busy length." Even the previous
276 * value of 300ms is known to be insufficient for some cards.
277 * So, we use
278 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530279 */
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800280 timeout = fls(mmc->clock/2);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500281 timeout -= 13;
282
283 if (timeout > 14)
284 timeout = 14;
285
286 if (timeout < 0)
287 timeout = 0;
288
Kumar Gala9a878d52011-01-29 15:36:10 -0600289#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
290 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
291 timeout++;
292#endif
293
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800294#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
295 timeout = 0xE;
296#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100297 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500298
299 return 0;
300}
301
Eric Nelson30e9cad2012-04-25 14:28:48 +0000302static void check_and_invalidate_dcache_range
303 (struct mmc_cmd *cmd,
304 struct mmc_data *data) {
Yangbo Lud0e295d2015-03-20 19:28:31 -0700305 unsigned start = 0;
Yangbo Lue7702c62016-05-12 19:12:58 +0800306 unsigned end = 0;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000307 unsigned size = roundup(ARCH_DMA_MINALIGN,
308 data->blocks*data->blocksize);
Yangbo Lu62b56b32019-06-21 11:42:29 +0800309#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700310 dma_addr_t addr;
311
312 addr = virt_to_phys((void *)(data->dest));
313 if (upper_32_bits(addr))
314 printf("Error found for upper 32 bits\n");
315 else
316 start = lower_32_bits(addr);
Yangbo Lue7702c62016-05-12 19:12:58 +0800317#else
318 start = (unsigned)data->dest;
Yangbo Lud0e295d2015-03-20 19:28:31 -0700319#endif
Yangbo Lue7702c62016-05-12 19:12:58 +0800320 end = start + size;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000321 invalidate_dcache_range(start, end);
322}
Angelo Dureghello520a6692019-01-19 10:40:38 +0100323
Andy Fleminge52ffb82008-10-30 16:47:16 -0500324/*
325 * Sends a command out on the bus. Takes the mmc pointer,
326 * a command pointer, and an optional data pointer.
327 */
Simon Glass6aa55dc2017-07-29 11:35:18 -0600328static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
329 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500330{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500331 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500332 uint xfertyp;
333 uint irqstat;
Peng Fanc4142702018-01-21 19:00:24 +0800334 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fana4d36f72016-03-25 14:16:56 +0800335 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam7300ef52018-11-19 10:31:53 -0200336 unsigned long start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500337
Jerry Huanged413672011-01-06 23:42:19 -0600338#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
339 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
340 return 0;
341#endif
342
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100343 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500344
345 sync();
346
347 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100348 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
349 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
350 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500351
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100352 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
353 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500354
355 /* Wait at least 8 SD clock cycles before the next command */
356 /*
357 * Note: This is way more than 8 cycles, but 1ms seems to
358 * resolve timing issues with some cards
359 */
360 udelay(1000);
361
362 /* Set up for a data transfer if we have one */
363 if (data) {
Simon Glass1d177d42017-07-29 11:35:17 -0600364 err = esdhc_setup_data(priv, mmc, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500365 if(err)
366 return err;
Peng Fan9cb5e992015-06-25 10:32:26 +0800367
368 if (data->flags & MMC_DATA_READ)
369 check_and_invalidate_dcache_range(cmd, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500370 }
371
372 /* Figure out the transfer arguments */
373 xfertyp = esdhc_xfertyp(cmd, data);
374
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500375 /* Mask all irqs */
376 esdhc_write32(&regs->irqsigen, 0);
377
Andy Fleminge52ffb82008-10-30 16:47:16 -0500378 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100379 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
380 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behmed8552d62012-03-26 03:13:05 +0000381
Andy Fleminge52ffb82008-10-30 16:47:16 -0500382 /* Wait for the command to complete */
Fabio Estevam7300ef52018-11-19 10:31:53 -0200383 start = get_timer(0);
384 while (!(esdhc_read32(&regs->irqstat) & flags)) {
385 if (get_timer(start) > 1000) {
386 err = -ETIMEDOUT;
387 goto out;
388 }
389 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500390
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100391 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500392
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500393 if (irqstat & CMD_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900394 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500395 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000396 }
397
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500398 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900399 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500400 goto out;
401 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500402
Dirk Behmed8552d62012-03-26 03:13:05 +0000403 /* Workaround for ESDHC errata ENGcm03648 */
404 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800405 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000406
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800407 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000408 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
409 PRSSTAT_DAT0)) {
410 udelay(100);
411 timeout--;
412 }
413
414 if (timeout <= 0) {
415 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900416 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500417 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000418 }
419 }
420
Andy Fleminge52ffb82008-10-30 16:47:16 -0500421 /* Copy the response to the response buffer */
422 if (cmd->resp_type & MMC_RSP_136) {
423 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
424
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100425 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
426 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
427 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
428 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530429 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
430 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
431 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
432 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500433 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100434 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500435
436 /* Wait until all of the blocks are transferred */
437 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530438#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
Simon Glass1d177d42017-07-29 11:35:17 -0600439 esdhc_pio_read_write(priv, data);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530440#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500441 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100442 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500443
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500444 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900445 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500446 goto out;
447 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000448
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500449 if (irqstat & DATA_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900450 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500451 goto out;
452 }
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800453 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li33a56b12014-02-20 18:00:57 +0800454
Peng Fan9cb5e992015-06-25 10:32:26 +0800455 /*
456 * Need invalidate the dcache here again to avoid any
457 * cache-fill during the DMA operations such as the
458 * speculative pre-fetching etc.
459 */
Angelo Dureghello520a6692019-01-19 10:40:38 +0100460 if (data->flags & MMC_DATA_READ) {
Eric Nelson70e68692013-04-03 12:31:56 +0000461 check_and_invalidate_dcache_range(cmd, data);
Angelo Dureghello520a6692019-01-19 10:40:38 +0100462 }
Ye.Li33a56b12014-02-20 18:00:57 +0800463#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500464 }
465
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500466out:
467 /* Reset CMD and DATA portions on error */
468 if (err) {
469 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
470 SYSCTL_RSTC);
471 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
472 ;
473
474 if (data) {
475 esdhc_write32(&regs->sysctl,
476 esdhc_read32(&regs->sysctl) |
477 SYSCTL_RSTD);
478 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
479 ;
480 }
481 }
482
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100483 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500484
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500485 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500486}
487
Simon Glass1d177d42017-07-29 11:35:17 -0600488static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500489{
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100490 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200491 int div = 1;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200492 int pre_div = 2;
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800493 unsigned int sdhc_clk = priv->sdhc_clk;
494 u32 time_out;
495 u32 value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500496 uint clk;
497
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200498 if (clock < mmc->cfg->f_min)
499 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100500
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800501 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200502 pre_div *= 2;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500503
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800504 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200505 div++;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500506
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200507 pre_div >>= 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500508 div -= 1;
509
510 clk = (pre_div << 8) | (div << 4);
511
Kumar Gala09876a32010-03-18 15:51:05 -0500512 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100513
514 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500515
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800516 time_out = 20;
517 value = PRSSTAT_SDSTB;
518 while (!(esdhc_read32(&regs->prsstat) & value)) {
519 if (time_out == 0) {
520 printf("fsl_esdhc: Internal clock never stabilised.\n");
521 break;
522 }
523 time_out--;
524 mdelay(1);
525 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500526
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700527 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500528}
529
Simon Glass1d177d42017-07-29 11:35:17 -0600530static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu163beec2015-04-22 13:57:40 +0800531{
Peng Fana4d36f72016-03-25 14:16:56 +0800532 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu163beec2015-04-22 13:57:40 +0800533 u32 value;
534 u32 time_out;
535
536 value = esdhc_read32(&regs->sysctl);
537
538 if (enable)
539 value |= SYSCTL_CKEN;
540 else
541 value &= ~SYSCTL_CKEN;
542
543 esdhc_write32(&regs->sysctl, value);
544
545 time_out = 20;
546 value = PRSSTAT_SDSTB;
547 while (!(esdhc_read32(&regs->prsstat) & value)) {
548 if (time_out == 0) {
549 printf("fsl_esdhc: Internal clock never stabilised.\n");
550 break;
551 }
552 time_out--;
553 mdelay(1);
554 }
Peng Fanc4142702018-01-21 19:00:24 +0800555}
Yangbo Lu163beec2015-04-22 13:57:40 +0800556
Simon Glass6aa55dc2017-07-29 11:35:18 -0600557static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500558{
Peng Fana4d36f72016-03-25 14:16:56 +0800559 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500560
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800561 if (priv->is_sdhc_per_clk) {
562 /* Select to use peripheral clock */
563 esdhc_clock_control(priv, false);
564 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
565 esdhc_clock_control(priv, true);
566 }
567
Andy Fleminge52ffb82008-10-30 16:47:16 -0500568 /* Set the clock speed */
Peng Fanc4142702018-01-21 19:00:24 +0800569 if (priv->clock != mmc->clock)
570 set_sysctl(priv, mmc, mmc->clock);
571
Andy Fleminge52ffb82008-10-30 16:47:16 -0500572 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100573 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500574
575 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100576 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500577 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100578 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
579
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900580 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500581}
582
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000583static void esdhc_enable_cache_snooping(struct fsl_esdhc *regs)
584{
585#ifdef CONFIG_ARCH_MPC830X
586 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
587 sysconf83xx_t *sysconf = &immr->sysconf;
588
589 setbits_be32(&sysconf->sdhccr, 0x02000000);
590#else
591 esdhc_write32(&regs->esdhcctl, 0x00000040);
592#endif
593}
594
Simon Glass6aa55dc2017-07-29 11:35:18 -0600595static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500596{
Peng Fana4d36f72016-03-25 14:16:56 +0800597 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass0c3ef222017-07-29 11:35:20 -0600598 ulong start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500599
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100600 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200601 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100602
603 /* Wait until the controller is available */
Simon Glass0c3ef222017-07-29 11:35:20 -0600604 start = get_timer(0);
605 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
606 if (get_timer(start) > 1000)
607 return -ETIMEDOUT;
608 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500609
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000610 esdhc_enable_cache_snooping(regs);
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530611
Dirk Behmedbe67252013-07-15 15:44:29 +0200612 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500613
614 /* Set the initial clock speed */
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900615 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500616
617 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100618 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500619
620 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100621 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500622
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100623 /* Set timout to the maximum value */
624 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500625
Thierry Reding8cee4c982012-01-02 01:15:38 +0000626 return 0;
627}
628
Simon Glass6aa55dc2017-07-29 11:35:18 -0600629static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Reding8cee4c982012-01-02 01:15:38 +0000630{
Peng Fana4d36f72016-03-25 14:16:56 +0800631 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Reding8cee4c982012-01-02 01:15:38 +0000632 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500633
Haijun.Zhang05f58542014-01-10 13:52:17 +0800634#ifdef CONFIG_ESDHC_DETECT_QUIRK
635 if (CONFIG_ESDHC_DETECT_QUIRK)
636 return 1;
637#endif
Thierry Reding8cee4c982012-01-02 01:15:38 +0000638 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
639 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100640
Thierry Reding8cee4c982012-01-02 01:15:38 +0000641 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500642}
643
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800644static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
645 struct mmc_config *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500646{
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800647 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu63267b42019-10-31 18:54:21 +0800648 u32 caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500649
Wang Huanc9292132014-09-05 13:52:40 +0800650 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang39356612011-01-07 00:06:47 -0600651#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
Yangbo Lu63267b42019-10-31 18:54:21 +0800652 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
Roy Zang39356612011-01-07 00:06:47 -0600653#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800654#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu63267b42019-10-31 18:54:21 +0800655 caps |= HOSTCAPBLT_VS33;
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800656#endif
Yangbo Lu63267b42019-10-31 18:54:21 +0800657 if (caps & HOSTCAPBLT_VS18)
658 cfg->voltages |= MMC_VDD_165_195;
659 if (caps & HOSTCAPBLT_VS30)
660 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
661 if (caps & HOSTCAPBLT_VS33)
662 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000663
Simon Glassfa02ca52017-07-29 11:35:21 -0600664 cfg->name = "FSL_SDHC";
Abbas Razae6bf9772013-03-25 09:13:34 +0000665
Yangbo Lu63267b42019-10-31 18:54:21 +0800666 if (caps & HOSTCAPBLT_HSS)
Simon Glassfa02ca52017-07-29 11:35:21 -0600667 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500668
Simon Glassfa02ca52017-07-29 11:35:21 -0600669 cfg->f_min = 400000;
Peng Fanc4142702018-01-21 19:00:24 +0800670 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glassfa02ca52017-07-29 11:35:21 -0600671 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fana4d36f72016-03-25 14:16:56 +0800672}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400673
Yangbo Lub124f8a2015-04-22 13:57:00 +0800674#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
675void mmc_adapter_card_type_ident(void)
676{
677 u8 card_id;
678 u8 value;
679
680 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
681 gd->arch.sdhc_adapter = card_id;
682
683 switch (card_id) {
684 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lu81eacd62015-09-17 10:27:12 +0800685 value = QIXIS_READ(brdcfg[5]);
686 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
687 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800688 break;
689 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Luc6799ce2015-09-17 10:27:48 +0800690 value = QIXIS_READ(pwr_ctl[1]);
691 value |= QIXIS_EVDD_BY_SDHC_VS;
692 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800693 break;
694 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
695 value = QIXIS_READ(brdcfg[5]);
696 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
697 QIXIS_WRITE(brdcfg[5], value);
698 break;
699 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
700 break;
701 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
702 break;
703 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
704 break;
705 case QIXIS_ESDHC_NO_ADAPTER:
706 break;
707 default:
708 break;
709 }
710}
711#endif
712
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100713#ifdef CONFIG_OF_LIBFDT
Yangbo Lud84139c2017-01-17 10:43:54 +0800714__weak int esdhc_status_fixup(void *blob, const char *compat)
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400715{
Chenhui Zhao025eab02011-01-04 17:23:05 +0800716#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400717 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800718 do_fixup_by_compat(blob, compat, "status", "disabled",
Yangbo Lud84139c2017-01-17 10:43:54 +0800719 sizeof("disabled"), 1);
720 return 1;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400721 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800722#endif
Yangbo Lud84139c2017-01-17 10:43:54 +0800723 return 0;
724}
725
726void fdt_fixup_esdhc(void *blob, bd_t *bd)
727{
728 const char *compat = "fsl,esdhc";
729
730 if (esdhc_status_fixup(blob, compat))
731 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400732
733 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000734 gd->arch.sdhc_clk, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400735}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100736#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800737
Yangbo Lu4fc93332019-10-31 18:54:26 +0800738#if !CONFIG_IS_ENABLED(DM_MMC)
739static int esdhc_getcd(struct mmc *mmc)
740{
741 struct fsl_esdhc_priv *priv = mmc->priv;
742
743 return esdhc_getcd_common(priv);
744}
745
746static int esdhc_init(struct mmc *mmc)
747{
748 struct fsl_esdhc_priv *priv = mmc->priv;
749
750 return esdhc_init_common(priv, mmc);
751}
752
753static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
754 struct mmc_data *data)
755{
756 struct fsl_esdhc_priv *priv = mmc->priv;
757
758 return esdhc_send_cmd_common(priv, mmc, cmd, data);
759}
760
761static int esdhc_set_ios(struct mmc *mmc)
762{
763 struct fsl_esdhc_priv *priv = mmc->priv;
764
765 return esdhc_set_ios_common(priv, mmc);
766}
767
768static const struct mmc_ops esdhc_ops = {
769 .getcd = esdhc_getcd,
770 .init = esdhc_init,
771 .send_cmd = esdhc_send_cmd,
772 .set_ios = esdhc_set_ios,
773};
774
775int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
776{
777 struct fsl_esdhc_plat *plat;
778 struct fsl_esdhc_priv *priv;
779 struct mmc_config *mmc_cfg;
780 struct mmc *mmc;
781
782 if (!cfg)
783 return -EINVAL;
784
785 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
786 if (!priv)
787 return -ENOMEM;
788 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
789 if (!plat) {
790 free(priv);
791 return -ENOMEM;
792 }
793
794 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
795 priv->sdhc_clk = cfg->sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800796 if (gd->arch.sdhc_per_clk)
797 priv->is_sdhc_per_clk = true;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800798
799 mmc_cfg = &plat->cfg;
800
801 if (cfg->max_bus_width == 8) {
802 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
803 MMC_MODE_8BIT;
804 } else if (cfg->max_bus_width == 4) {
805 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
806 } else if (cfg->max_bus_width == 1) {
807 mmc_cfg->host_caps |= MMC_MODE_1BIT;
808 } else {
809 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
810 MMC_MODE_8BIT;
811 printf("No max bus width provided. Assume 8-bit supported.\n");
812 }
813
814#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
815 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
816 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
817#endif
818 mmc_cfg->ops = &esdhc_ops;
819
820 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
821
822 mmc = mmc_create(mmc_cfg, priv);
823 if (!mmc)
824 return -EIO;
825
826 priv->mmc = mmc;
827 return 0;
828}
829
830int fsl_esdhc_mmc_init(bd_t *bis)
831{
832 struct fsl_esdhc_cfg *cfg;
833
834 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
835 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800836 /* Prefer peripheral clock which provides higher frequency. */
837 if (gd->arch.sdhc_per_clk)
838 cfg->sdhc_clk = gd->arch.sdhc_per_clk;
839 else
840 cfg->sdhc_clk = gd->arch.sdhc_clk;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800841 return fsl_esdhc_initialize(bis, cfg);
842}
843#else /* DM_MMC */
Peng Fana4d36f72016-03-25 14:16:56 +0800844static int fsl_esdhc_probe(struct udevice *dev)
845{
846 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa02ca52017-07-29 11:35:21 -0600847 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800848 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800849 fdt_addr_t addr;
Simon Glass407025d2017-07-29 11:35:24 -0600850 struct mmc *mmc;
Peng Fana4d36f72016-03-25 14:16:56 +0800851
Simon Glass80e9df42017-07-29 11:35:23 -0600852 addr = dev_read_addr(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800853 if (addr == FDT_ADDR_T_NONE)
854 return -EINVAL;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000855#ifdef CONFIG_PPC
856 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
857#else
Peng Fana4d36f72016-03-25 14:16:56 +0800858 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000859#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800860 priv->dev = dev;
861
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800862 if (gd->arch.sdhc_per_clk) {
863 priv->sdhc_clk = gd->arch.sdhc_per_clk;
864 priv->is_sdhc_per_clk = true;
865 } else {
866 priv->sdhc_clk = gd->arch.sdhc_clk;
867 }
868
Yangbo Lub8626e42019-11-12 19:28:36 +0800869 if (priv->sdhc_clk <= 0) {
870 dev_err(dev, "Unable to get clk for %s\n", dev->name);
871 return -EINVAL;
Peng Fana4d36f72016-03-25 14:16:56 +0800872 }
873
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800874 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fana4d36f72016-03-25 14:16:56 +0800875
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800876 mmc_of_parse(dev, &plat->cfg);
877
Simon Glass407025d2017-07-29 11:35:24 -0600878 mmc = &plat->mmc;
879 mmc->cfg = &plat->cfg;
880 mmc->dev = dev;
Yangbo Lu4cc119b2019-05-23 11:05:46 +0800881
Simon Glass407025d2017-07-29 11:35:24 -0600882 upriv->mmc = mmc;
Peng Fana4d36f72016-03-25 14:16:56 +0800883
Simon Glass407025d2017-07-29 11:35:24 -0600884 return esdhc_init_common(priv, mmc);
Peng Fana4d36f72016-03-25 14:16:56 +0800885}
886
Simon Glass407025d2017-07-29 11:35:24 -0600887static int fsl_esdhc_get_cd(struct udevice *dev)
888{
Yangbo Lu9fed28d2019-10-31 18:54:24 +0800889 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Simon Glass407025d2017-07-29 11:35:24 -0600890 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
891
Yangbo Lu9fed28d2019-10-31 18:54:24 +0800892 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
893 return 1;
894
Simon Glass407025d2017-07-29 11:35:24 -0600895 return esdhc_getcd_common(priv);
896}
897
898static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
899 struct mmc_data *data)
900{
901 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
902 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
903
904 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
905}
906
907static int fsl_esdhc_set_ios(struct udevice *dev)
908{
909 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
910 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
911
912 return esdhc_set_ios_common(priv, &plat->mmc);
913}
914
915static const struct dm_mmc_ops fsl_esdhc_ops = {
916 .get_cd = fsl_esdhc_get_cd,
917 .send_cmd = fsl_esdhc_send_cmd,
918 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800919#ifdef MMC_SUPPORTS_TUNING
920 .execute_tuning = fsl_esdhc_execute_tuning,
921#endif
Simon Glass407025d2017-07-29 11:35:24 -0600922};
Simon Glass407025d2017-07-29 11:35:24 -0600923
Peng Fana4d36f72016-03-25 14:16:56 +0800924static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lu2a99b602016-12-07 11:54:31 +0800925 { .compatible = "fsl,esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +0800926 { /* sentinel */ }
927};
928
Simon Glass407025d2017-07-29 11:35:24 -0600929static int fsl_esdhc_bind(struct udevice *dev)
930{
931 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
932
933 return mmc_bind(dev, &plat->mmc, &plat->cfg);
934}
Simon Glass407025d2017-07-29 11:35:24 -0600935
Peng Fana4d36f72016-03-25 14:16:56 +0800936U_BOOT_DRIVER(fsl_esdhc) = {
937 .name = "fsl-esdhc-mmc",
938 .id = UCLASS_MMC,
939 .of_match = fsl_esdhc_ids,
Simon Glass407025d2017-07-29 11:35:24 -0600940 .ops = &fsl_esdhc_ops,
Simon Glass407025d2017-07-29 11:35:24 -0600941 .bind = fsl_esdhc_bind,
Peng Fana4d36f72016-03-25 14:16:56 +0800942 .probe = fsl_esdhc_probe,
Simon Glassfa02ca52017-07-29 11:35:21 -0600943 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
Peng Fana4d36f72016-03-25 14:16:56 +0800944 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
945};
946#endif