blob: fac4a2278050a48cd375bfbf74df8b3737a5860d [file] [log] [blame]
Timur Tabi054838e2006-10-31 18:44:42 -06001/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi054838e2006-10-31 18:44:42 -06003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi054838e2006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi435e3a72007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi054838e2006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi435e3a72007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi435e3a72007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi054838e2006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi054838e2006-10-31 18:44:42 -060029
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi054838e2006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Wolfgang Denk0708bc62010-10-07 21:51:12 +020043#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_LOWBOOT
Timur Tabi435e3a72007-01-31 15:54:29 -060045#endif
Timur Tabi054838e2006-10-31 18:44:42 -060046
47/*
48 * High Level Configuration Options
49 */
Peter Tyser72f2d392009-05-22 17:23:25 -050050#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi054838e2006-10-31 18:44:42 -060051#define CONFIG_MPC8349 /* MPC8349 specific */
52
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020053#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFEF00000
55#endif
56
Joe Hershberger2ce021f2011-10-11 23:57:15 -050057#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi054838e2006-10-31 18:44:42 -060058
Timur Tabi3e1d49a2008-02-08 13:15:55 -060059#define CONFIG_MISC_INIT_F
60#define CONFIG_MISC_INIT_R
Timur Tabi435e3a72007-01-31 15:54:29 -060061
Timur Tabi3e1d49a2008-02-08 13:15:55 -060062/*
63 * On-board devices
64 */
Timur Tabi435e3a72007-01-31 15:54:29 -060065
66#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -050067/* The CF card interface on the back of the board */
68#define CONFIG_COMPACT_FLASH
Timur Tabi3e1d49a2008-02-08 13:15:55 -060069#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkove3418772009-02-05 14:35:21 +020070#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +030071#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi435e3a72007-01-31 15:54:29 -060072#endif
Timur Tabi054838e2006-10-31 18:44:42 -060073
Timur Tabi435e3a72007-01-31 15:54:29 -060074#define CONFIG_RTC_DS1337
Heiko Schocherf2850742012-10-24 13:48:22 +020075#define CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -060076#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
Timur Tabi054838e2006-10-31 18:44:42 -060077
Timur Tabi435e3a72007-01-31 15:54:29 -060078/*
79 * Device configurations
80 */
81
82/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020083#ifdef CONFIG_SYS_I2C
84#define CONFIG_SYS_I2C_FSL
85#define CONFIG_SYS_FSL_I2C_SPEED 400000
86#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
87#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
88#define CONFIG_SYS_FSL_I2C2_SPEED 400000
89#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
90#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi054838e2006-10-31 18:44:42 -060091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +020093#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi054838e2006-10-31 18:44:42 -060094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
96#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
97#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
98#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
99#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500100#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
101#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi054838e2006-10-31 18:44:42 -0600102
Timur Tabi054838e2006-10-31 18:44:42 -0600103/* Don't probe these addresses: */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500104#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
106 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500107 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi054838e2006-10-31 18:44:42 -0600108/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500109 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
110#define I2C_8574_REVISION 0x03
Timur Tabi054838e2006-10-31 18:44:42 -0600111#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
112#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
113#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
114#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
115
Timur Tabi054838e2006-10-31 18:44:42 -0600116#endif
117
Timur Tabi435e3a72007-01-31 15:54:29 -0600118/* Compact Flash */
119#ifdef CONFIG_COMPACT_FLASH
Timur Tabi054838e2006-10-31 18:44:42 -0600120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_IDE_MAXBUS 1
122#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi054838e2006-10-31 18:44:42 -0600123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
125#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
126#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
127#define CONFIG_SYS_ATA_REG_OFFSET 0
128#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
129#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi054838e2006-10-31 18:44:42 -0600130
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500131/* If a CF card is not inserted, time out quickly */
132#define ATA_RESET_TIME 1
Timur Tabi054838e2006-10-31 18:44:42 -0600133
Valeriy Glushkove3418772009-02-05 14:35:21 +0200134#endif
135
136/*
137 * SATA
138 */
139#ifdef CONFIG_SATA_SIL3114
140
141#define CONFIG_SYS_SATA_MAX_DEVICE 4
142#define CONFIG_LIBATA
143#define CONFIG_LBA48
Timur Tabi054838e2006-10-31 18:44:42 -0600144
Timur Tabi435e3a72007-01-31 15:54:29 -0600145#endif
Timur Tabi054838e2006-10-31 18:44:42 -0600146
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300147#ifdef CONFIG_SYS_USB_HOST
148/*
149 * Support USB
150 */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300151#define CONFIG_USB_EHCI_FSL
152
153/* Current USB implementation supports the only USB controller,
154 * so we have to choose between the MPH or the DR ones */
155#if 1
156#define CONFIG_HAS_FSL_MPH_USB
157#else
158#define CONFIG_HAS_FSL_DR_USB
159#endif
160
161#endif
162
Timur Tabi054838e2006-10-31 18:44:42 -0600163/*
Timur Tabi435e3a72007-01-31 15:54:29 -0600164 * DDR Setup
Timur Tabi054838e2006-10-31 18:44:42 -0600165 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500166#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
168#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
169#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500170#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600172
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500173#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
174 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabi83d47822007-04-30 13:59:50 -0500175
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +0200176#define CONFIG_VERY_BIG_RAM
177#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
178
Heiko Schocherf2850742012-10-24 13:48:22 +0200179#ifdef CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -0600180#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
181#endif
182
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500183/* No SPD? Then manually set up DDR parameters */
184#ifndef CONFIG_SPD_EEPROM
185 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500186 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500187 | CSCONFIG_ROW_BIT_13 \
188 | CSCONFIG_COL_BIT_10)
Timur Tabi054838e2006-10-31 18:44:42 -0600189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
191 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi054838e2006-10-31 18:44:42 -0600192#endif
193
Timur Tabi435e3a72007-01-31 15:54:29 -0600194/*
195 *Flash on the Local Bus
196 */
197
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500198#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
199#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
201#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500202/* 127 64KB sectors + 8 8KB sectors per device */
203#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
205#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
206#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi435e3a72007-01-31 15:54:29 -0600207
208/* The ITX has two flash chips, but the ITX-GP has only one. To support both
209boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500211#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
212#define CONFIG_SYS_FLASH_BANKS_LIST \
213 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
214#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500215#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi435e3a72007-01-31 15:54:29 -0600216
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600217/* Vitesse 7385 */
218
219#ifdef CONFIG_VSC7385_ENET
220
221#define CONFIG_TSEC2
222
223/* The flash address and size of the VSC7385 firmware image */
224#define CONFIG_VSC7385_IMAGE 0xFEFFE000
225#define CONFIG_VSC7385_IMAGE_SIZE 8192
226
227#endif
228
Timur Tabi435e3a72007-01-31 15:54:29 -0600229/*
230 * BRx, ORx, LBLAWBARx, and LBLAWARx
231 */
232
233/* Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600234
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500235#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
236 | BR_PS_16 \
237 | BR_MS_GPCM \
238 | BR_V)
239#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500240 | OR_UPM_XAM \
241 | OR_GPCM_CSNT \
242 | OR_GPCM_ACS_DIV2 \
243 | OR_GPCM_XACS \
244 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500245 | OR_GPCM_TRLX_SET \
246 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500247 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500249#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi054838e2006-10-31 18:44:42 -0600250
Timur Tabi435e3a72007-01-31 15:54:29 -0600251/* Vitesse 7385 */
Timur Tabi054838e2006-10-31 18:44:42 -0600252
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi054838e2006-10-31 18:44:42 -0600254
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600255#ifdef CONFIG_VSC7385_ENET
256
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500257#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
258 | BR_PS_8 \
259 | BR_MS_GPCM \
260 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500261#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
262 | OR_GPCM_CSNT \
263 | OR_GPCM_XACS \
264 | OR_GPCM_SCY_15 \
265 | OR_GPCM_SETA \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500266 | OR_GPCM_TRLX_SET \
267 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500268 | OR_GPCM_EAD)
Timur Tabi054838e2006-10-31 18:44:42 -0600269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
271#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600272
Timur Tabi435e3a72007-01-31 15:54:29 -0600273#endif
274
275/* LED */
Timur Tabi054838e2006-10-31 18:44:42 -0600276
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500277#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500278#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
279 | BR_PS_8 \
280 | BR_MS_GPCM \
281 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500282#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
283 | OR_GPCM_CSNT \
284 | OR_GPCM_ACS_DIV2 \
285 | OR_GPCM_XACS \
286 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500287 | OR_GPCM_TRLX_SET \
288 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500289 | OR_GPCM_EAD)
Timur Tabi435e3a72007-01-31 15:54:29 -0600290
291/* Compact Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600292
293#ifdef CONFIG_COMPACT_FLASH
294
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500295#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi054838e2006-10-31 18:44:42 -0600296
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500297#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
298 | BR_PS_16 \
299 | BR_MS_UPMA \
300 | BR_V)
301#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi054838e2006-10-31 18:44:42 -0600302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
304#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600305
306#endif
307
Timur Tabi435e3a72007-01-31 15:54:29 -0600308/*
309 * U-Boot memory configuration
310 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200311#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi054838e2006-10-31 18:44:42 -0600312
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
314#define CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600315#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#undef CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600317#endif
318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500320#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
321#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi054838e2006-10-31 18:44:42 -0600322
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500323#define CONFIG_SYS_GBL_DATA_OFFSET \
324 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi054838e2006-10-31 18:44:42 -0600326
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800328#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500329#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi054838e2006-10-31 18:44:42 -0600330
331/*
332 * Local Bus LCRR and LBCR regs
333 * LCRR: DLL bypass, Clock divider is 4
334 * External Local Bus rate is
335 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
336 */
Kim Phillips328040a2009-09-25 18:19:44 -0500337#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
338#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi054838e2006-10-31 18:44:42 -0600340
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500341 /* LB sdram refresh timer, about 6us */
342#define CONFIG_SYS_LBC_LSRT 0x32000000
343 /* LB refresh timer prescal, 266MHz/32*/
344#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi054838e2006-10-31 18:44:42 -0600345
346/*
Timur Tabi054838e2006-10-31 18:44:42 -0600347 * Serial Port
348 */
349#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_NS16550_SERIAL
351#define CONFIG_SYS_NS16550_REG_SIZE 1
352#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi054838e2006-10-31 18:44:42 -0600353
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500355 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi435e3a72007-01-31 15:54:29 -0600356
Simon Glassa406b692016-10-17 20:12:38 -0600357#define CONSOLE ttyS0
Timur Tabi054838e2006-10-31 18:44:42 -0600358
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
360#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi054838e2006-10-31 18:44:42 -0600361
Timur Tabi435e3a72007-01-31 15:54:29 -0600362/*
363 * PCI
364 */
Timur Tabi054838e2006-10-31 18:44:42 -0600365#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000366#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi054838e2006-10-31 18:44:42 -0600367
368#define CONFIG_MPC83XX_PCI2
369
370/*
371 * General PCI
372 * Addresses are mapped 1-1.
373 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
375#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
376#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500377#define CONFIG_SYS_PCI1_MMIO_BASE \
378 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
380#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500381#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
382#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
383#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600384
385#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500386#define CONFIG_SYS_PCI2_MEM_BASE \
387 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
389#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500390#define CONFIG_SYS_PCI2_MMIO_BASE \
391 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
393#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500394#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
395#define CONFIG_SYS_PCI2_IO_PHYS \
396 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
397#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600398#endif
399
Timur Tabi054838e2006-10-31 18:44:42 -0600400#ifndef CONFIG_PCI_PNP
401 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi054838e2006-10-31 18:44:42 -0600403 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
404#endif
405
406#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
407
408#endif
409
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200410#define CONFIG_PCI_66M
411#ifdef CONFIG_PCI_66M
Timur Tabi435e3a72007-01-31 15:54:29 -0600412#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
413#else
414#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
415#endif
416
Timur Tabi054838e2006-10-31 18:44:42 -0600417/* TSEC */
418
419#ifdef CONFIG_TSEC_ENET
420
Timur Tabi054838e2006-10-31 18:44:42 -0600421#define CONFIG_MII
Timur Tabi054838e2006-10-31 18:44:42 -0600422
Kim Phillips177e58f2007-05-16 16:52:19 -0500423#define CONFIG_TSEC1
Timur Tabi054838e2006-10-31 18:44:42 -0600424
Kim Phillips177e58f2007-05-16 16:52:19 -0500425#ifdef CONFIG_TSEC1
Andy Fleming458c3892007-08-16 16:35:02 -0500426#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500427#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100429#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi054838e2006-10-31 18:44:42 -0600430#define TSEC1_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500431#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600432#endif
433
Kim Phillips177e58f2007-05-16 16:52:19 -0500434#ifdef CONFIG_TSEC2
Timur Tabi435e3a72007-01-31 15:54:29 -0600435#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500436#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600438
Timur Tabi054838e2006-10-31 18:44:42 -0600439#define TSEC2_PHY_ADDR 4
440#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500441#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600442#endif
443
444#define CONFIG_ETHPRIME "Freescale TSEC"
445
446#endif
447
Timur Tabi054838e2006-10-31 18:44:42 -0600448/*
449 * Environment
450 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600451#define CONFIG_ENV_OVERWRITE
452
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200453#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500454 #define CONFIG_ENV_ADDR \
455 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200456 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500457 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600458#else
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200459 #undef CONFIG_FLASH_CFI_DRIVER
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500460 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
461 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600462#endif
463
464#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi054838e2006-10-31 18:44:42 -0600466
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500467/*
Jon Loeligered26c742007-07-10 09:10:49 -0500468 * BOOTP options
469 */
470#define CONFIG_BOOTP_BOOTFILESIZE
471#define CONFIG_BOOTP_BOOTPATH
472#define CONFIG_BOOTP_GATEWAY
473#define CONFIG_BOOTP_HOSTNAME
474
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300475#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500476 || defined(CONFIG_USB_STORAGE)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500477 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkove3418772009-02-05 14:35:21 +0200478#endif
479
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300480#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Timur Tabi054838e2006-10-31 18:44:42 -0600481#endif
482
Timur Tabi054838e2006-10-31 18:44:42 -0600483/* Watchdog */
Timur Tabi054838e2006-10-31 18:44:42 -0600484#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi054838e2006-10-31 18:44:42 -0600485
486/*
487 * Miscellaneous configurable options
488 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500489#define CONFIG_SYS_LONGHELP /* undef to save memory */
490#define CONFIG_CMDLINE_EDITING /* Command-line editing */
491#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi435e3a72007-01-31 15:54:29 -0600492
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200493#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips73060b52009-08-26 21:27:37 -0500494#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi435e3a72007-01-31 15:54:29 -0600495
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500496#if defined(CONFIG_CMD_KGDB)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500497 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi054838e2006-10-31 18:44:42 -0600498#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500499 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi054838e2006-10-31 18:44:42 -0600500#endif
501
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500502 /* Print Buffer Size */
503#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
504#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
505 /* Boot Argument Buffer Size */
506#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi054838e2006-10-31 18:44:42 -0600507
508/*
509 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700510 * have to be in the first 256 MB of memory, since this is
Timur Tabi054838e2006-10-31 18:44:42 -0600511 * the maximum mapped by the Linux kernel during initialization.
512 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500513 /* Initial Memory map for Linux*/
514#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800515#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi054838e2006-10-31 18:44:42 -0600516
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi054838e2006-10-31 18:44:42 -0600518 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
519 HRCWL_DDR_TO_SCB_CLK_1X1 |\
520 HRCWL_CSB_TO_CLKIN_4X1 |\
521 HRCWL_VCO_1X2 |\
522 HRCWL_CORE_TO_CSB_2X1)
523
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#ifdef CONFIG_SYS_LOWBOOT
525#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600526 HRCWH_PCI_HOST |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600527 HRCWH_32_BIT_PCI |\
Timur Tabi054838e2006-10-31 18:44:42 -0600528 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600529 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600530 HRCWH_CORE_ENABLE |\
531 HRCWH_FROM_0X00000100 |\
532 HRCWH_BOOTSEQ_DISABLE |\
533 HRCWH_SW_WATCHDOG_DISABLE |\
534 HRCWH_ROM_LOC_LOCAL_16BIT |\
535 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500536 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600537#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200538#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600539 HRCWH_PCI_HOST |\
540 HRCWH_32_BIT_PCI |\
541 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600542 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600543 HRCWH_CORE_ENABLE |\
544 HRCWH_FROM_0XFFF00100 |\
545 HRCWH_BOOTSEQ_DISABLE |\
546 HRCWH_SW_WATCHDOG_DISABLE |\
547 HRCWH_ROM_LOC_LOCAL_16BIT |\
548 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500549 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600550#endif
551
Timur Tabi435e3a72007-01-31 15:54:29 -0600552/*
553 * System performance
554 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500556#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200557#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
558#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
559#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
560#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300561#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
562#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi054838e2006-10-31 18:44:42 -0600563
Timur Tabi435e3a72007-01-31 15:54:29 -0600564/*
565 * System IO Config
566 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500567/* Needed for gigabit to work on TSEC 1 */
568#define CONFIG_SYS_SICRH SICRH_TSOBI1
569 /* USB DR as device + USB MPH as host */
570#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi054838e2006-10-31 18:44:42 -0600571
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500572#define CONFIG_SYS_HID0_INIT 0x00000000
573#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi054838e2006-10-31 18:44:42 -0600574
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200575#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500576#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi054838e2006-10-31 18:44:42 -0600577
Timur Tabi435e3a72007-01-31 15:54:29 -0600578/* DDR */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500579#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500580 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500581 | BATL_MEMCOHERENCE)
582#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
583 | BATU_BL_256M \
584 | BATU_VS \
585 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600586
Timur Tabi435e3a72007-01-31 15:54:29 -0600587/* PCI */
Timur Tabi054838e2006-10-31 18:44:42 -0600588#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500589#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500590 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500591 | BATL_MEMCOHERENCE)
592#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
593 | BATU_BL_256M \
594 | BATU_VS \
595 | BATU_VP)
596#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500597 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500598 | BATL_CACHEINHIBIT \
599 | BATL_GUARDEDSTORAGE)
600#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
601 | BATU_BL_256M \
602 | BATU_VS \
603 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600604#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_IBAT1L 0
606#define CONFIG_SYS_IBAT1U 0
607#define CONFIG_SYS_IBAT2L 0
608#define CONFIG_SYS_IBAT2U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600609#endif
610
611#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500612#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500613 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500614 | BATL_MEMCOHERENCE)
615#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
616 | BATU_BL_256M \
617 | BATU_VS \
618 | BATU_VP)
619#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500620 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500621 | BATL_CACHEINHIBIT \
622 | BATL_GUARDEDSTORAGE)
623#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
624 | BATU_BL_256M \
625 | BATU_VS \
626 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600627#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200628#define CONFIG_SYS_IBAT3L 0
629#define CONFIG_SYS_IBAT3U 0
630#define CONFIG_SYS_IBAT4L 0
631#define CONFIG_SYS_IBAT4U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600632#endif
633
634/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500635#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500636 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500637 | BATL_CACHEINHIBIT \
638 | BATL_GUARDEDSTORAGE)
639#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
640 | BATU_BL_256M \
641 | BATU_VS \
642 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600643
644/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500645#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500646 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500647 | BATL_MEMCOHERENCE \
648 | BATL_GUARDEDSTORAGE)
649#define CONFIG_SYS_IBAT6U (0xF0000000 \
650 | BATU_BL_256M \
651 | BATU_VS \
652 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600653
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200654#define CONFIG_SYS_IBAT7L 0
655#define CONFIG_SYS_IBAT7U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600656
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200657#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
658#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
659#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
660#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
661#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
662#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
663#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
664#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
665#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
666#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
667#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
668#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
669#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
670#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
671#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
672#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi054838e2006-10-31 18:44:42 -0600673
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500674#if defined(CONFIG_CMD_KGDB)
Timur Tabi054838e2006-10-31 18:44:42 -0600675#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi054838e2006-10-31 18:44:42 -0600676#endif
677
Timur Tabi054838e2006-10-31 18:44:42 -0600678/*
679 * Environment Configuration
680 */
681#define CONFIG_ENV_OVERWRITE
682
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500683#define CONFIG_NETDEV "eth0"
Timur Tabi054838e2006-10-31 18:44:42 -0600684
Timur Tabi435e3a72007-01-31 15:54:29 -0600685/* Default path and filenames */
Joe Hershberger257ff782011-10-13 13:03:47 +0000686#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000687#define CONFIG_BOOTFILE "uImage"
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500688 /* U-Boot image on TFTP server */
689#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi054838e2006-10-31 18:44:42 -0600690
Timur Tabi435e3a72007-01-31 15:54:29 -0600691#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500692#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600693#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500694#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600695#endif
696
Timur Tabi435e3a72007-01-31 15:54:29 -0600697
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100698#define CONFIG_EXTRA_ENV_SETTINGS \
Simon Glassa406b692016-10-17 20:12:38 -0600699 "console=" __stringify(CONSOLE) "\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500700 "netdev=" CONFIG_NETDEV "\0" \
701 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200702 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200703 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
704 " +$filesize; " \
705 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
706 " +$filesize; " \
707 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
708 " $filesize; " \
709 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
710 " +$filesize; " \
711 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
712 " $filesize\0" \
Kim Phillips73060b52009-08-26 21:27:37 -0500713 "fdtaddr=780000\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500714 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillips774e1b52006-11-01 00:10:40 -0600715
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100716#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600717 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500718 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi435e3a72007-01-31 15:54:29 -0600719 " console=$console,$baudrate $othbootargs; " \
720 "tftp $loadaddr $bootfile;" \
721 "tftp $fdtaddr $fdtfile;" \
722 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600723
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100724#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600725 "setenv bootargs root=/dev/ram rw" \
726 " console=$console,$baudrate $othbootargs; " \
727 "tftp $ramdiskaddr $ramdiskfile;" \
728 "tftp $loadaddr $bootfile;" \
729 "tftp $fdtaddr $fdtfile;" \
730 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi054838e2006-10-31 18:44:42 -0600731
Timur Tabi054838e2006-10-31 18:44:42 -0600732#endif