Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 1 | /* |
Stefan Roese | 17b544f | 2008-03-19 09:36:47 +0100 | [diff] [blame] | 2 | * (C) Copyright 2007-2008 |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License as |
| 7 | * published by the Free Software Foundation; either version 2 of |
| 8 | * the License, or (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 18 | * MA 02111-1307 USA |
| 19 | */ |
| 20 | |
| 21 | /************************************************************************ |
| 22 | * lwmon5.h - configuration for lwmon5 board |
| 23 | ***********************************************************************/ |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
| 27 | /*----------------------------------------------------------------------- |
| 28 | * High Level Configuration Options |
| 29 | *----------------------------------------------------------------------*/ |
| 30 | #define CONFIG_LWMON5 1 /* Board is lwmon5 */ |
| 31 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ |
Stefan Roese | e83ffdf | 2007-06-15 11:33:41 +0200 | [diff] [blame] | 32 | #define CONFIG_440 1 /* ... PPC440 family */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 33 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
| 34 | #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */ |
| 35 | |
| 36 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
Stefan Roese | f55a22c | 2007-08-21 16:27:57 +0200 | [diff] [blame] | 37 | #define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 38 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ |
Yuri Tikhonov | 3996e81 | 2008-02-04 17:11:53 +0100 | [diff] [blame] | 39 | #define CONFIG_BOARD_RESET 1 /* Call board_reset */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 40 | |
| 41 | /*----------------------------------------------------------------------- |
| 42 | * Base addresses -- Note these are effective addresses where the |
| 43 | * actual resources get mapped (not physical addresses) |
| 44 | *----------------------------------------------------------------------*/ |
| 45 | #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ |
| 46 | #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */ |
| 47 | |
| 48 | #define CFG_BOOT_BASE_ADDR 0xf0000000 |
| 49 | #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
Stefan Roese | abd2edf | 2007-07-24 09:52:52 +0200 | [diff] [blame] | 50 | #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 51 | #define CFG_MONITOR_BASE TEXT_BASE |
| 52 | #define CFG_LIME_BASE_0 0xc0000000 |
| 53 | #define CFG_LIME_BASE_1 0xc1000000 |
| 54 | #define CFG_LIME_BASE_2 0xc2000000 |
| 55 | #define CFG_LIME_BASE_3 0xc3000000 |
| 56 | #define CFG_FPGA_BASE_0 0xc4000000 |
| 57 | #define CFG_FPGA_BASE_1 0xc4200000 |
| 58 | #define CFG_OCM_BASE 0xe0010000 /* ocm */ |
| 59 | #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */ |
| 60 | #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
| 61 | #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000 |
| 62 | #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000 |
| 63 | #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000 |
| 64 | |
| 65 | /* Don't change either of these */ |
| 66 | #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */ |
| 67 | |
| 68 | #define CFG_USB2D0_BASE 0xe0000100 |
| 69 | #define CFG_USB_DEVICE 0xe0000000 |
| 70 | #define CFG_USB_HOST 0xe0000400 |
| 71 | |
| 72 | /*----------------------------------------------------------------------- |
| 73 | * Initial RAM & stack pointer |
| 74 | *----------------------------------------------------------------------*/ |
Stefan Roese | 3b897fc | 2008-01-09 10:28:20 +0100 | [diff] [blame] | 75 | /* |
| 76 | * On LWMON5 we use D-cache as init-ram and stack pointer. We also move |
| 77 | * the POST_WORD from OCM to a 440EPx register that preserves it's |
Yuri Tikhonov | d047dab | 2008-04-24 10:30:53 +0200 | [diff] [blame] | 78 | * content during reset (GPT0_COMP6). This way we reserve the OCM (16k) |
| 79 | * for logbuffer only. (GPT0_COMP1-COMP5 are reserved for logbuffer header.) |
Stefan Roese | 3b897fc | 2008-01-09 10:28:20 +0100 | [diff] [blame] | 80 | */ |
| 81 | #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */ |
| 82 | #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 83 | #define CFG_INIT_RAM_END (4 << 10) |
Stefan Roese | 3b897fc | 2008-01-09 10:28:20 +0100 | [diff] [blame] | 84 | #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 85 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
Stefan Roese | 3b897fc | 2008-01-09 10:28:20 +0100 | [diff] [blame] | 86 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 87 | #define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6) |
| 88 | /* unused GPT0 COMP reg */ |
Stefan Roese | a13709f | 2008-03-26 10:14:11 +0100 | [diff] [blame] | 89 | #define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */ |
| 90 | /* 440EPx errata CHIP 11 */ |
Yuri Tikhonov | df1022b | 2008-05-08 15:43:28 +0200 | [diff] [blame] | 91 | #define CFG_OCM_SIZE (16 << 10) |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 92 | |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 93 | /* Additional registers for watchdog timer post test */ |
| 94 | |
Yuri Tikhonov | d047dab | 2008-04-24 10:30:53 +0200 | [diff] [blame] | 95 | #define CFG_WATCHDOG_TIME_ADDR (CFG_PERIPHERAL_BASE + GPT0_MASK2) |
| 96 | #define CFG_WATCHDOG_FLAGS_ADDR (CFG_PERIPHERAL_BASE + GPT0_MASK1) |
Yuri Tikhonov | be1ea3d | 2008-04-29 15:06:41 +0200 | [diff] [blame] | 97 | #define CFG_DSPIC_TEST_ADDR CFG_WATCHDOG_FLAGS_ADDR |
Yuri Tikhonov | df1022b | 2008-05-08 15:43:28 +0200 | [diff] [blame] | 98 | #define CFG_OCM_STATUS_ADDR CFG_WATCHDOG_FLAGS_ADDR |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 99 | #define CFG_WATCHDOG_MAGIC 0x12480000 |
| 100 | #define CFG_WATCHDOG_MAGIC_MASK 0xFFFF0000 |
| 101 | #define CFG_DSPIC_TEST_MASK 0x00000001 |
Yuri Tikhonov | df1022b | 2008-05-08 15:43:28 +0200 | [diff] [blame] | 102 | #define CFG_OCM_STATUS_OK 0x00009A00 |
| 103 | #define CFG_OCM_STATUS_FAIL 0x0000A300 |
| 104 | #define CFG_OCM_STATUS_MASK 0x0000FF00 |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 105 | |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 106 | /*----------------------------------------------------------------------- |
| 107 | * Serial Port |
| 108 | *----------------------------------------------------------------------*/ |
| 109 | #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */ |
| 110 | #define CONFIG_BAUDRATE 115200 |
| 111 | #define CONFIG_SERIAL_MULTI 1 |
| 112 | /* define this if you want console on UART1 */ |
| 113 | #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */ |
| 114 | |
| 115 | #define CFG_BAUDRATE_TABLE \ |
| 116 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 117 | |
| 118 | /*----------------------------------------------------------------------- |
| 119 | * Environment |
| 120 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame^] | 121 | #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 122 | |
| 123 | /*----------------------------------------------------------------------- |
| 124 | * FLASH related |
| 125 | *----------------------------------------------------------------------*/ |
| 126 | #define CFG_FLASH_CFI /* The flash is CFI compatible */ |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 127 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 128 | |
Stefan Roese | abd2edf | 2007-07-24 09:52:52 +0200 | [diff] [blame] | 129 | #define CFG_FLASH0 0xFC000000 |
| 130 | #define CFG_FLASH1 0xF8000000 |
| 131 | #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 } |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 132 | |
Stefan Roese | abd2edf | 2007-07-24 09:52:52 +0200 | [diff] [blame] | 133 | #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 134 | #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
| 135 | |
| 136 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 137 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
| 138 | |
| 139 | #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 140 | #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */ |
| 141 | |
| 142 | #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 143 | #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ |
| 144 | |
Wolfgang Denk | 70df7bc | 2007-06-22 23:59:00 +0200 | [diff] [blame] | 145 | #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 146 | #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE) |
| 147 | #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
| 148 | |
| 149 | /* Address and size of Redundant Environment Sector */ |
| 150 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) |
| 151 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
| 152 | |
| 153 | /*----------------------------------------------------------------------- |
| 154 | * DDR SDRAM |
| 155 | *----------------------------------------------------------------------*/ |
| 156 | #define CFG_MBYTES_SDRAM (256) /* 256MB */ |
| 157 | #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */ |
| 158 | #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 159 | #define CONFIG_DDR_ECC 1 /* enable ECC */ |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 160 | #define CFG_POST_ECC_ON CFG_POST_ECC |
Pavel Kolesnikov | 5d89611 | 2007-07-20 15:03:03 +0200 | [diff] [blame] | 161 | |
| 162 | /* POST support */ |
Stefan Roese | 607825a | 2007-08-24 15:41:42 +0200 | [diff] [blame] | 163 | #define CONFIG_POST (CFG_POST_CACHE | \ |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 164 | CFG_POST_CPU | \ |
Stefan Roese | 607825a | 2007-08-24 15:41:42 +0200 | [diff] [blame] | 165 | CFG_POST_ECC_ON | \ |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 166 | CFG_POST_ETHER | \ |
Stefan Roese | 607825a | 2007-08-24 15:41:42 +0200 | [diff] [blame] | 167 | CFG_POST_FPU | \ |
| 168 | CFG_POST_I2C | \ |
| 169 | CFG_POST_MEMORY | \ |
Yuri Tikhonov | df1022b | 2008-05-08 15:43:28 +0200 | [diff] [blame] | 170 | CFG_POST_OCM | \ |
Stefan Roese | 607825a | 2007-08-24 15:41:42 +0200 | [diff] [blame] | 171 | CFG_POST_RTC | \ |
| 172 | CFG_POST_SPR | \ |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 173 | CFG_POST_UART | \ |
| 174 | CFG_POST_SYSMON | \ |
| 175 | CFG_POST_WATCHDOG | \ |
| 176 | CFG_POST_DSP | \ |
| 177 | CFG_POST_BSPEC1 | \ |
| 178 | CFG_POST_BSPEC2 | \ |
| 179 | CFG_POST_BSPEC3 | \ |
| 180 | CFG_POST_BSPEC4 | \ |
| 181 | CFG_POST_BSPEC5) |
| 182 | |
| 183 | #define CONFIG_POST_WATCHDOG {\ |
| 184 | "Watchdog timer test", \ |
| 185 | "watchdog", \ |
| 186 | "This test checks the watchdog timer.", \ |
| 187 | POST_RAM | POST_POWERON | POST_SLOWTEST | POST_MANUAL | POST_REBOOT, \ |
| 188 | &lwmon5_watchdog_post_test, \ |
| 189 | NULL, \ |
| 190 | NULL, \ |
| 191 | CFG_POST_WATCHDOG \ |
| 192 | } |
| 193 | |
| 194 | #define CONFIG_POST_BSPEC1 {\ |
| 195 | "dsPIC init test", \ |
| 196 | "dspic_init", \ |
| 197 | "This test returns result of dsPIC READY test run earlier.", \ |
| 198 | POST_RAM | POST_ALWAYS, \ |
| 199 | &dspic_init_post_test, \ |
| 200 | NULL, \ |
| 201 | NULL, \ |
| 202 | CFG_POST_BSPEC1 \ |
| 203 | } |
| 204 | |
| 205 | #define CONFIG_POST_BSPEC2 {\ |
| 206 | "dsPIC test", \ |
| 207 | "dspic", \ |
| 208 | "This test gets result of dsPIC POST and dsPIC version.", \ |
| 209 | POST_RAM | POST_ALWAYS, \ |
| 210 | &dspic_post_test, \ |
| 211 | NULL, \ |
| 212 | NULL, \ |
| 213 | CFG_POST_BSPEC2 \ |
| 214 | } |
| 215 | |
| 216 | #define CONFIG_POST_BSPEC3 {\ |
| 217 | "FPGA test", \ |
| 218 | "fpga", \ |
| 219 | "This test checks FPGA registers and memory.", \ |
| 220 | POST_RAM | POST_ALWAYS, \ |
| 221 | &fpga_post_test, \ |
| 222 | NULL, \ |
| 223 | NULL, \ |
| 224 | CFG_POST_BSPEC3 \ |
| 225 | } |
| 226 | |
| 227 | #define CONFIG_POST_BSPEC4 {\ |
| 228 | "GDC test", \ |
| 229 | "gdc", \ |
| 230 | "This test checks GDC registers and memory.", \ |
| 231 | POST_RAM | POST_ALWAYS, \ |
| 232 | &gdc_post_test, \ |
| 233 | NULL, \ |
| 234 | NULL, \ |
| 235 | CFG_POST_BSPEC4 \ |
| 236 | } |
| 237 | |
| 238 | #define CONFIG_POST_BSPEC5 {\ |
| 239 | "SYSMON1 test", \ |
| 240 | "sysmon1", \ |
| 241 | "This test checks GPIO_62_EPX pin indicating power failure.", \ |
| 242 | POST_RAM | POST_MANUAL | POST_NORMAL | POST_SLOWTEST, \ |
| 243 | &sysmon1_post_test, \ |
| 244 | NULL, \ |
| 245 | NULL, \ |
| 246 | CFG_POST_BSPEC5 \ |
| 247 | } |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 248 | |
Stefan Roese | c27c0df | 2007-12-22 12:20:09 +0100 | [diff] [blame] | 249 | #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */ |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 250 | #define CONFIG_LOGBUFFER |
Yuri Tikhonov | d047dab | 2008-04-24 10:30:53 +0200 | [diff] [blame] | 251 | /* Reserve GPT0_COMP1-COMP5 for logbuffer header */ |
Yuri Tikhonov | fe1d91b | 2008-02-06 18:48:36 +0100 | [diff] [blame] | 252 | #define CONFIG_ALT_LH_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP1) |
| 253 | #define CONFIG_ALT_LB_ADDR (CFG_OCM_BASE) |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 254 | #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 255 | |
| 256 | /*----------------------------------------------------------------------- |
| 257 | * I2C |
| 258 | *----------------------------------------------------------------------*/ |
| 259 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 260 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
Stefan Roese | a4e2576 | 2007-08-23 11:02:37 +0200 | [diff] [blame] | 261 | #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 262 | #define CFG_I2C_SLAVE 0x7F |
| 263 | |
Stefan Roese | a4e2576 | 2007-08-23 11:02:37 +0200 | [diff] [blame] | 264 | #define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM AT24C128 */ |
| 265 | #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */ |
| 266 | #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */ |
| 267 | /* 64 byte page write mode using*/ |
| 268 | /* last 6 bits of the address */ |
| 269 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 270 | #define CFG_EEPROM_PAGE_WRITE_ENABLE |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 271 | |
| 272 | #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */ |
| 273 | #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */ |
Stefan Roese | f55a22c | 2007-08-21 16:27:57 +0200 | [diff] [blame] | 274 | #define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */ |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 275 | #define CFG_I2C_DSPIC_IO_ADDR 0x57 /* PIC I/O addr */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 276 | |
Stefan Roese | f55a22c | 2007-08-21 16:27:57 +0200 | [diff] [blame] | 277 | #define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */ |
| 278 | #if 0 |
| 279 | #define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */ |
Wolfgang Denk | dd5463b | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 280 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 281 | "\nEnter password - autoboot in %d sec...\n", bootdelay |
Stefan Roese | f55a22c | 2007-08-21 16:27:57 +0200 | [diff] [blame] | 282 | #define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */ |
| 283 | #endif |
| 284 | |
| 285 | #define CONFIG_PREBOOT "setenv bootdelay 15" |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 286 | |
| 287 | #undef CONFIG_BOOTARGS |
| 288 | |
| 289 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 290 | "hostname=lwmon5\0" \ |
| 291 | "netdev=eth0\0" \ |
Stefan Roese | f861631 | 2007-07-06 11:48:24 +0200 | [diff] [blame] | 292 | "unlock=yes\0" \ |
Stefan Roese | aa0e2a7 | 2007-08-10 08:42:55 +0200 | [diff] [blame] | 293 | "logversion=2\0" \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 294 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 295 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 296 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 297 | "addip=setenv bootargs ${bootargs} " \ |
| 298 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 299 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 300 | "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\ |
Stefan Roese | 039df7a | 2007-08-29 16:31:18 +0200 | [diff] [blame] | 301 | "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\ |
| 302 | "flash_nfs=run nfsargs addip addtty addmisc;" \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 303 | "bootm ${kernel_addr}\0" \ |
Stefan Roese | 039df7a | 2007-08-29 16:31:18 +0200 | [diff] [blame] | 304 | "flash_self=run ramargs addip addtty addmisc;" \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 305 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
Stefan Roese | 039df7a | 2007-08-29 16:31:18 +0200 | [diff] [blame] | 306 | "net_nfs=tftp 200000 ${bootfile};" \ |
| 307 | "run nfsargs addip addtty addmisc;bootm\0" \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 308 | "rootpath=/opt/eldk/ppc_4xxFP\0" \ |
| 309 | "bootfile=/tftpboot/lwmon5/uImage\0" \ |
| 310 | "kernel_addr=FC000000\0" \ |
| 311 | "ramdisk_addr=FC180000\0" \ |
| 312 | "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \ |
| 313 | "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \ |
| 314 | "cp.b 200000 FFF80000 80000\0" \ |
Detlev Zundel | 406e578 | 2008-03-06 16:45:53 +0100 | [diff] [blame] | 315 | "upd=run load update\0" \ |
Stefan Roese | 177fdde | 2007-07-06 12:26:51 +0200 | [diff] [blame] | 316 | "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \ |
| 317 | "autoscr 200000\0" \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 318 | "" |
| 319 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 320 | |
| 321 | #if 0 |
| 322 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 323 | #else |
| 324 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 325 | #endif |
| 326 | |
| 327 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 328 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 329 | |
| 330 | #define CONFIG_IBM_EMAC4_V4 1 |
| 331 | #define CONFIG_MII 1 /* MII PHY management */ |
| 332 | #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */ |
| 333 | |
| 334 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Stefan Roese | f55a22c | 2007-08-21 16:27:57 +0200 | [diff] [blame] | 335 | #define CONFIG_PHY_RESET_DELAY 300 |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 336 | |
| 337 | #define CONFIG_HAS_ETH0 |
| 338 | #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */ |
| 339 | |
| 340 | #define CONFIG_NET_MULTI 1 |
| 341 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
| 342 | #define CONFIG_PHY1_ADDR 1 |
| 343 | |
Anatolij Gustschin | 0273891 | 2008-01-11 15:31:09 +0100 | [diff] [blame] | 344 | /* Video console */ |
| 345 | #define CONFIG_VIDEO |
| 346 | #define CONFIG_VIDEO_MB862xx |
| 347 | #define CONFIG_CFB_CONSOLE |
| 348 | #define CONFIG_VIDEO_LOGO |
| 349 | #define CONFIG_CONSOLE_EXTRA_INFO |
| 350 | #define VIDEO_FB_16BPP_PIXEL_SWAP |
| 351 | |
| 352 | #define CONFIG_VGA_AS_SINGLE_DEVICE |
| 353 | #define CONFIG_VIDEO_SW_CURSOR |
| 354 | #define CONFIG_SPLASH_SCREEN |
| 355 | |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 356 | /* USB */ |
| 357 | #ifdef CONFIG_440EPX |
| 358 | #define CONFIG_USB_OHCI |
| 359 | #define CONFIG_USB_STORAGE |
| 360 | |
| 361 | /* Comment this out to enable USB 1.1 device */ |
| 362 | #define USB_2_0_DEVICE |
| 363 | |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 364 | #endif /* CONFIG_440EPX */ |
| 365 | |
| 366 | /* Partitions */ |
| 367 | #define CONFIG_MAC_PARTITION |
| 368 | #define CONFIG_DOS_PARTITION |
| 369 | #define CONFIG_ISO_PARTITION |
| 370 | |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 371 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 372 | * BOOTP options |
| 373 | */ |
| 374 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 375 | #define CONFIG_BOOTP_BOOTPATH |
| 376 | #define CONFIG_BOOTP_GATEWAY |
| 377 | #define CONFIG_BOOTP_HOSTNAME |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 378 | |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 379 | /* |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 380 | * Command line configuration. |
| 381 | */ |
| 382 | #include <config_cmd_default.h> |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 383 | |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 384 | #define CONFIG_CMD_ASKENV |
| 385 | #define CONFIG_CMD_DATE |
| 386 | #define CONFIG_CMD_DHCP |
| 387 | #define CONFIG_CMD_DIAG |
| 388 | #define CONFIG_CMD_EEPROM |
| 389 | #define CONFIG_CMD_ELF |
| 390 | #define CONFIG_CMD_FAT |
| 391 | #define CONFIG_CMD_I2C |
| 392 | #define CONFIG_CMD_IRQ |
Stefan Roese | 75a3d5d | 2007-08-14 16:36:29 +0200 | [diff] [blame] | 393 | #define CONFIG_CMD_LOG |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 394 | #define CONFIG_CMD_MII |
| 395 | #define CONFIG_CMD_NET |
| 396 | #define CONFIG_CMD_NFS |
| 397 | #define CONFIG_CMD_PCI |
| 398 | #define CONFIG_CMD_PING |
| 399 | #define CONFIG_CMD_REGINFO |
| 400 | #define CONFIG_CMD_SDRAM |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 401 | |
Anatolij Gustschin | 0273891 | 2008-01-11 15:31:09 +0100 | [diff] [blame] | 402 | #ifdef CONFIG_VIDEO |
| 403 | #define CONFIG_CMD_BMP |
| 404 | #endif |
| 405 | |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 406 | #ifdef CONFIG_440EPX |
| 407 | #define CONFIG_CMD_USB |
| 408 | #endif |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 409 | |
| 410 | /*----------------------------------------------------------------------- |
| 411 | * Miscellaneous configurable options |
| 412 | *----------------------------------------------------------------------*/ |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 413 | #define CONFIG_SUPPORT_VFAT |
| 414 | |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 415 | #define CFG_LONGHELP /* undef to save memory */ |
| 416 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Wolfgang Denk | f3a6af6 | 2008-01-16 00:01:01 +0100 | [diff] [blame] | 417 | |
| 418 | #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */ |
| 419 | #ifdef CFG_HUSH_PARSER |
| 420 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 421 | #endif |
| 422 | |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 423 | #if defined(CONFIG_CMD_KGDB) |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 424 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 425 | #else |
| 426 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 427 | #endif |
| 428 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 429 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 430 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 431 | |
| 432 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 433 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
| 434 | |
| 435 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 436 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
| 437 | |
| 438 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 439 | |
| 440 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
| 441 | #define CONFIG_LOOPW 1 /* enable loopw command */ |
| 442 | #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 443 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
| 444 | |
| 445 | /*----------------------------------------------------------------------- |
| 446 | * PCI stuff |
| 447 | *----------------------------------------------------------------------*/ |
| 448 | /* General PCI */ |
| 449 | #define CONFIG_PCI /* include pci support */ |
| 450 | #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */ |
| 451 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 452 | #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/ |
| 453 | |
| 454 | /* Board-specific PCI */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 455 | #define CFG_PCI_TARGET_INIT |
| 456 | #define CFG_PCI_MASTER_INIT |
| 457 | |
| 458 | #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 459 | #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */ |
| 460 | |
| 461 | #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */ |
Yuri Tikhonov | 787f8fc | 2008-02-21 14:23:42 +0100 | [diff] [blame] | 462 | #define CONFIG_WD_PERIOD 40000 /* in usec */ |
Yuri Tikhonov | 89a4b70 | 2008-04-06 19:19:14 +0200 | [diff] [blame] | 463 | #define CONFIG_WD_MAX_RATE 66600 /* in ticks */ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 464 | |
| 465 | /* |
| 466 | * For booting Linux, the board info and command line data |
| 467 | * have to be in the first 8 MB of memory, since this is |
| 468 | * the maximum mapped by the Linux kernel during initialization. |
| 469 | */ |
| 470 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 471 | |
| 472 | /*----------------------------------------------------------------------- |
| 473 | * External Bus Controller (EBC) Setup |
| 474 | *----------------------------------------------------------------------*/ |
| 475 | #define CFG_FLASH CFG_FLASH_BASE |
| 476 | |
| 477 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
| 478 | #define CFG_EBC_PB0AP 0x03050200 |
Stefan Roese | abd2edf | 2007-07-24 09:52:52 +0200 | [diff] [blame] | 479 | #define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000) |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 480 | |
| 481 | /* Memory Bank 1 (Lime) initialization */ |
| 482 | #define CFG_EBC_PB1AP 0x01004380 |
| 483 | #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000) |
| 484 | |
| 485 | /* Memory Bank 2 (FPGA) initialization */ |
| 486 | #define CFG_EBC_PB2AP 0x01004400 |
| 487 | #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000) |
| 488 | |
| 489 | /* Memory Bank 3 (FPGA2) initialization */ |
| 490 | #define CFG_EBC_PB3AP 0x01004400 |
| 491 | #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000) |
| 492 | |
| 493 | #define CFG_EBC_CFG 0xb8400000 |
| 494 | |
| 495 | /*----------------------------------------------------------------------- |
Stefan Roese | d11a5e2 | 2007-07-04 10:06:30 +0200 | [diff] [blame] | 496 | * Graphics (Fujitsu Lime) |
| 497 | *----------------------------------------------------------------------*/ |
| 498 | /* SDRAM Clock frequency adjustment register */ |
Anatolij Gustschin | 1c51617 | 2007-07-26 15:08:01 +0200 | [diff] [blame] | 499 | #define CFG_LIME_SDRAM_CLOCK 0xC1FC0038 |
| 500 | /* Lime Clock frequency is to set 100MHz */ |
| 501 | #define CFG_LIME_CLOCK_100MHZ 0x00000 |
| 502 | #if 0 |
| 503 | /* Lime Clock frequency for 133MHz */ |
Stefan Roese | d11a5e2 | 2007-07-04 10:06:30 +0200 | [diff] [blame] | 504 | #define CFG_LIME_CLOCK_133MHZ 0x10000 |
Anatolij Gustschin | 1c51617 | 2007-07-26 15:08:01 +0200 | [diff] [blame] | 505 | #endif |
Stefan Roese | d11a5e2 | 2007-07-04 10:06:30 +0200 | [diff] [blame] | 506 | |
| 507 | /* SDRAM Parameter register */ |
| 508 | #define CFG_LIME_MMR 0xC1FCFFFC |
Anatolij Gustschin | 1c51617 | 2007-07-26 15:08:01 +0200 | [diff] [blame] | 509 | /* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars |
| 510 | and pixel flare on display when 133MHz was configured. According to |
| 511 | SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */ |
| 512 | #ifdef CFG_LIME_CLOCK_133MHZ |
| 513 | #define CFG_LIME_MMR_VALUE 0x414FB7F3 |
| 514 | #else |
Stefan Roese | d11a5e2 | 2007-07-04 10:06:30 +0200 | [diff] [blame] | 515 | #define CFG_LIME_MMR_VALUE 0x414FB7F2 |
Anatolij Gustschin | 1c51617 | 2007-07-26 15:08:01 +0200 | [diff] [blame] | 516 | #endif |
Stefan Roese | d11a5e2 | 2007-07-04 10:06:30 +0200 | [diff] [blame] | 517 | |
| 518 | /*----------------------------------------------------------------------- |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 519 | * GPIO Setup |
| 520 | *----------------------------------------------------------------------*/ |
| 521 | #define CFG_GPIO_PHY1_RST 12 |
| 522 | #define CFG_GPIO_FLASH_WP 14 |
| 523 | #define CFG_GPIO_PHY0_RST 22 |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 524 | #define CFG_GPIO_DSPIC_READY 51 |
Stefan Roese | a4e2576 | 2007-08-23 11:02:37 +0200 | [diff] [blame] | 525 | #define CFG_GPIO_EEPROM_EXT_WP 55 |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 526 | #define CFG_GPIO_HIGHSIDE 56 |
Stefan Roese | a4e2576 | 2007-08-23 11:02:37 +0200 | [diff] [blame] | 527 | #define CFG_GPIO_EEPROM_INT_WP 57 |
Yuri Tikhonov | 3996e81 | 2008-02-04 17:11:53 +0100 | [diff] [blame] | 528 | #define CFG_GPIO_BOARD_RESET 58 |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 529 | #define CFG_GPIO_LIME_S 59 |
| 530 | #define CFG_GPIO_LIME_RST 60 |
Yuri Tikhonov | d3558cb | 2008-02-04 14:10:42 +0100 | [diff] [blame] | 531 | #define CFG_GPIO_SYSMON_STATUS 62 |
Stefan Roese | 9bfa796 | 2007-08-24 15:19:10 +0200 | [diff] [blame] | 532 | #define CFG_GPIO_WATCHDOG 63 |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 533 | |
| 534 | /*----------------------------------------------------------------------- |
| 535 | * PPC440 GPIO Configuration |
| 536 | */ |
Stefan Roese | 1bca919 | 2007-11-15 14:23:55 +0100 | [diff] [blame] | 537 | #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 538 | { \ |
| 539 | /* GPIO Core 0 */ \ |
| 540 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \ |
| 541 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \ |
| 542 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \ |
| 543 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \ |
| 544 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \ |
| 545 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \ |
| 546 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \ |
| 547 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \ |
| 548 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \ |
| 549 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \ |
| 550 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \ |
| 551 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \ |
| 552 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \ |
| 553 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \ |
| 554 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \ |
Stefan Roese | 33d1c82 | 2007-10-23 10:17:42 +0200 | [diff] [blame] | 555 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \ |
Wolfgang Denk | 70df7bc | 2007-06-22 23:59:00 +0200 | [diff] [blame] | 556 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 557 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \ |
| 558 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \ |
| 559 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \ |
| 560 | {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \ |
| 561 | {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \ |
| 562 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \ |
| 563 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \ |
| 564 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \ |
| 565 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \ |
| 566 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \ |
| 567 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \ |
| 568 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \ |
| 569 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \ |
| 570 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \ |
| 571 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \ |
| 572 | }, \ |
| 573 | { \ |
| 574 | /* GPIO Core 1 */ \ |
| 575 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \ |
| 576 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \ |
| 577 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \ |
| 578 | {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \ |
| 579 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \ |
| 580 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \ |
| 581 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \ |
| 582 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \ |
| 583 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \ |
| 584 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \ |
| 585 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \ |
| 586 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \ |
| 587 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \ |
| 588 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \ |
| 589 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \ |
| 590 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \ |
| 591 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \ |
| 592 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \ |
Stefan Roese | d11a5e2 | 2007-07-04 10:06:30 +0200 | [diff] [blame] | 593 | {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 594 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \ |
| 595 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \ |
Stefan Roese | 33d1c82 | 2007-10-23 10:17:42 +0200 | [diff] [blame] | 596 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 597 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \ |
| 598 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \ |
| 599 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \ |
| 600 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \ |
Stefan Roese | eea21c9 | 2007-09-11 14:12:55 +0200 | [diff] [blame] | 601 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \ |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 602 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \ |
| 603 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \ |
| 604 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \ |
| 605 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \ |
| 606 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \ |
| 607 | } \ |
| 608 | } |
| 609 | |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 610 | /* |
| 611 | * Internal Definitions |
| 612 | * |
| 613 | * Boot Flags |
| 614 | */ |
| 615 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 616 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 617 | |
Jon Loeliger | 4764c7d | 2007-07-08 15:42:59 -0500 | [diff] [blame] | 618 | #if defined(CONFIG_CMD_KGDB) |
Stefan Roese | ade5a51 | 2007-06-15 08:18:01 +0200 | [diff] [blame] | 619 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 620 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 621 | #endif |
| 622 | #endif /* __CONFIG_H */ |