Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> |
| 4 | * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> |
| 5 | * |
| 6 | * (C) Copyright 2007-2011 |
| 7 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 8 | * Tom Cubie <tangliang@allwinnertech.com> |
| 9 | * |
| 10 | * Some board init for the Allwinner A10-evb board. |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #include <common.h> |
Tom Rini | 8c70baa | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 14 | #include <clock_legacy.h> |
Jagan Teki | 73a3ecf | 2018-05-07 13:03:36 +0530 | [diff] [blame] | 15 | #include <dm.h> |
Simon Glass | 313112a | 2019-08-01 09:46:46 -0600 | [diff] [blame] | 16 | #include <env.h> |
Simon Glass | f11478f | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 17 | #include <hang.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 18 | #include <image.h> |
Simon Glass | 8e16b1e | 2019-12-28 10:45:05 -0700 | [diff] [blame] | 19 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 20 | #include <log.h> |
Hans de Goede | 63deaa8 | 2014-10-02 21:13:54 +0200 | [diff] [blame] | 21 | #include <mmc.h> |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 22 | #include <axp_pmic.h> |
Jagan Teki | 73a3ecf | 2018-05-07 13:03:36 +0530 | [diff] [blame] | 23 | #include <generic-phy.h> |
| 24 | #include <phy-sun4i-usb.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 25 | #include <asm/arch/clock.h> |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 26 | #include <asm/arch/cpu.h> |
Luc Verhaegen | 4869a8c | 2014-08-13 07:55:07 +0200 | [diff] [blame] | 27 | #include <asm/arch/display.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 28 | #include <asm/arch/dram.h> |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 29 | #include <asm/arch/mmc.h> |
Samuel Holland | 9c7cefc | 2020-10-24 10:21:52 -0500 | [diff] [blame] | 30 | #include <asm/arch/prcm.h> |
Chris Morgan | 2ff2a1d | 2022-01-21 13:37:32 +0000 | [diff] [blame] | 31 | #include <asm/arch/pmic_bus.h> |
Hans de Goede | a146c50 | 2016-07-09 09:56:56 +0200 | [diff] [blame] | 32 | #include <asm/arch/spl.h> |
Andre Przywara | 1823c23 | 2022-03-15 00:00:53 +0000 | [diff] [blame] | 33 | #include <asm/arch/sys_proto.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 34 | #include <asm/global_data.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 35 | #include <linux/delay.h> |
Simon Glass | bdd5f81 | 2023-09-14 18:21:46 -0600 | [diff] [blame] | 36 | #include <linux/printk.h> |
Tom Rini | af73cfb | 2023-07-17 15:29:20 -0400 | [diff] [blame] | 37 | #include <linux/types.h> |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 38 | #ifndef CONFIG_ARM64 |
| 39 | #include <asm/armv7.h> |
| 40 | #endif |
Hans de Goede | d9d0565 | 2015-04-23 23:23:50 +0200 | [diff] [blame] | 41 | #include <asm/gpio.h> |
Andre Przywara | f944a61 | 2022-09-06 10:36:38 +0100 | [diff] [blame] | 42 | #include <sunxi_gpio.h> |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 43 | #include <asm/io.h> |
Philipp Tomsich | 36b26d1 | 2018-11-25 19:22:18 +0100 | [diff] [blame] | 44 | #include <u-boot/crc.h> |
Simon Glass | 9d1f619 | 2019-08-02 09:44:25 -0600 | [diff] [blame] | 45 | #include <env_internal.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 46 | #include <linux/libfdt.h> |
Andre Heider | bf8c810 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 47 | #include <fdt_support.h> |
Hans de Goede | 5ed52f6 | 2015-08-15 11:55:26 +0200 | [diff] [blame] | 48 | #include <nand.h> |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 49 | #include <net.h> |
Maxime Ripard | ae56d97 | 2017-08-23 10:08:29 +0200 | [diff] [blame] | 50 | #include <spl.h> |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 51 | #include <sy8106a.h> |
Simon Glass | d9a766f | 2017-05-17 08:23:00 -0600 | [diff] [blame] | 52 | #include <asm/setup.h> |
Arnaud Ferraris | 61485e9 | 2021-09-08 21:14:19 +0200 | [diff] [blame] | 53 | #include <status_led.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 54 | |
| 55 | DECLARE_GLOBAL_DATA_PTR; |
| 56 | |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 57 | void i2c_init_board(void) |
| 58 | { |
| 59 | #ifdef CONFIG_I2C0_ENABLE |
| 60 | #if defined(CONFIG_MACH_SUN4I) || \ |
| 61 | defined(CONFIG_MACH_SUN5I) || \ |
| 62 | defined(CONFIG_MACH_SUN7I) || \ |
| 63 | defined(CONFIG_MACH_SUN8I_R40) |
| 64 | sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0); |
| 65 | sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0); |
| 66 | clock_twi_onoff(0, 1); |
| 67 | #elif defined(CONFIG_MACH_SUN6I) |
| 68 | sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0); |
| 69 | sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0); |
| 70 | clock_twi_onoff(0, 1); |
Icenowy Zheng | 365951a | 2020-10-26 22:19:34 +0800 | [diff] [blame] | 71 | #elif defined(CONFIG_MACH_SUN8I_V3S) |
| 72 | sunxi_gpio_set_cfgpin(SUNXI_GPB(6), SUN8I_V3S_GPB_TWI0); |
| 73 | sunxi_gpio_set_cfgpin(SUNXI_GPB(7), SUN8I_V3S_GPB_TWI0); |
| 74 | clock_twi_onoff(0, 1); |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 75 | #elif defined(CONFIG_MACH_SUN8I) |
| 76 | sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0); |
| 77 | sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0); |
| 78 | clock_twi_onoff(0, 1); |
Stefan Mavrodiev | cabe992 | 2019-01-08 12:04:30 +0200 | [diff] [blame] | 79 | #elif defined(CONFIG_MACH_SUN50I) |
| 80 | sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_GPH_TWI0); |
| 81 | sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_GPH_TWI0); |
| 82 | clock_twi_onoff(0, 1); |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 83 | #endif |
| 84 | #endif |
| 85 | |
| 86 | #ifdef CONFIG_I2C1_ENABLE |
| 87 | #if defined(CONFIG_MACH_SUN4I) || \ |
| 88 | defined(CONFIG_MACH_SUN7I) || \ |
| 89 | defined(CONFIG_MACH_SUN8I_R40) |
| 90 | sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1); |
| 91 | sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1); |
| 92 | clock_twi_onoff(1, 1); |
| 93 | #elif defined(CONFIG_MACH_SUN5I) |
| 94 | sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1); |
| 95 | sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1); |
| 96 | clock_twi_onoff(1, 1); |
| 97 | #elif defined(CONFIG_MACH_SUN6I) |
| 98 | sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1); |
| 99 | sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1); |
| 100 | clock_twi_onoff(1, 1); |
| 101 | #elif defined(CONFIG_MACH_SUN8I) |
| 102 | sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1); |
| 103 | sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1); |
| 104 | clock_twi_onoff(1, 1); |
Stefan Mavrodiev | cabe992 | 2019-01-08 12:04:30 +0200 | [diff] [blame] | 105 | #elif defined(CONFIG_MACH_SUN50I) |
| 106 | sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN50I_GPH_TWI1); |
| 107 | sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN50I_GPH_TWI1); |
| 108 | clock_twi_onoff(1, 1); |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 109 | #endif |
| 110 | #endif |
| 111 | |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 112 | #ifdef CONFIG_R_I2C_ENABLE |
Vasily Khoruzhick | 6f4c344 | 2018-11-05 20:24:30 -0800 | [diff] [blame] | 113 | #ifdef CONFIG_MACH_SUN50I |
| 114 | clock_twi_onoff(5, 1); |
| 115 | sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI); |
| 116 | sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI); |
Jernej Skrabec | 7de8eb0 | 2021-01-11 21:11:42 +0100 | [diff] [blame] | 117 | #elif CONFIG_MACH_SUN50I_H616 |
| 118 | clock_twi_onoff(5, 1); |
| 119 | sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN50I_H616_GPL_R_TWI); |
| 120 | sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN50I_H616_GPL_R_TWI); |
Vasily Khoruzhick | 6f4c344 | 2018-11-05 20:24:30 -0800 | [diff] [blame] | 121 | #else |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 122 | clock_twi_onoff(5, 1); |
| 123 | sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI); |
| 124 | sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI); |
| 125 | #endif |
Vasily Khoruzhick | 6f4c344 | 2018-11-05 20:24:30 -0800 | [diff] [blame] | 126 | #endif |
Jernej Skrabec | 07da880 | 2017-04-27 00:03:35 +0200 | [diff] [blame] | 127 | } |
| 128 | |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 129 | /* |
| 130 | * Try to use the environment from the boot source first. |
| 131 | * For MMC, this means a FAT partition on the boot device (SD or eMMC). |
| 132 | * If the raw MMC environment is also enabled, this is tried next. |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 133 | * When booting from NAND we try UBI first, then NAND directly. |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 134 | * SPI flash falls back to FAT (on SD card). |
| 135 | */ |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 136 | enum env_location env_get_location(enum env_operation op, int prio) |
| 137 | { |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 138 | if (prio > 1) |
| 139 | return ENVL_UNKNOWN; |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 140 | |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 141 | /* NOWHERE is exclusive, no other option can be defined. */ |
| 142 | if (IS_ENABLED(CONFIG_ENV_IS_NOWHERE)) |
| 143 | return ENVL_NOWHERE; |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 144 | |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 145 | switch (sunxi_get_boot_device()) { |
| 146 | case BOOT_DEVICE_MMC1: |
| 147 | case BOOT_DEVICE_MMC2: |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 148 | if (prio == 0 && IS_ENABLED(CONFIG_ENV_IS_IN_FAT)) |
| 149 | return ENVL_FAT; |
| 150 | if (IS_ENABLED(CONFIG_ENV_IS_IN_MMC)) |
| 151 | return ENVL_MMC; |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 152 | break; |
| 153 | case BOOT_DEVICE_NAND: |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 154 | if (prio == 0 && IS_ENABLED(CONFIG_ENV_IS_IN_UBI)) |
| 155 | return ENVL_UBI; |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 156 | if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND)) |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 157 | return ENVL_NAND; |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 158 | break; |
| 159 | case BOOT_DEVICE_SPI: |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 160 | if (prio == 0 && IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH)) |
| 161 | return ENVL_SPI_FLASH; |
| 162 | if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT)) |
| 163 | return ENVL_FAT; |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 164 | break; |
| 165 | case BOOT_DEVICE_BOARD: |
| 166 | break; |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 167 | default: |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 168 | break; |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 169 | } |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 170 | |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 171 | /* |
| 172 | * If we come here for the first time, we *must* return a valid |
| 173 | * environment location other than ENVL_UNKNOWN, or the setup sequence |
| 174 | * in board_f() will silently hang. This is arguably a bug in |
| 175 | * env_init(), but for now pick one environment for which we know for |
| 176 | * sure to have a driver for. For all defconfigs this is either FAT |
| 177 | * or UBI, or NOWHERE, which is already handled above. |
| 178 | */ |
| 179 | if (prio == 0) { |
| 180 | if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT)) |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 181 | return ENVL_FAT; |
Samuel Holland | f713574 | 2022-04-20 23:15:39 +0100 | [diff] [blame] | 182 | if (IS_ENABLED(CONFIG_ENV_IS_IN_UBI)) |
| 183 | return ENVL_UBI; |
Andre Przywara | b176bf3 | 2022-01-11 12:46:04 +0000 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | return ENVL_UNKNOWN; |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 187 | } |
Maxime Ripard | 9ba2ac7 | 2018-01-23 21:17:03 +0100 | [diff] [blame] | 188 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 189 | /* add board specific code here */ |
| 190 | int board_init(void) |
| 191 | { |
Andre Przywara | 493e8ba | 2022-06-08 14:56:56 +0100 | [diff] [blame] | 192 | __maybe_unused int id_pfr1, ret; |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 193 | |
| 194 | gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); |
| 195 | |
Icenowy Zheng | 3a3b734 | 2022-01-29 10:23:05 -0500 | [diff] [blame] | 196 | #if !defined(CONFIG_ARM64) && !defined(CONFIG_MACH_SUNIV) |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 197 | asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); |
| 198 | debug("id_pfr1: 0x%08x\n", id_pfr1); |
| 199 | /* Generic Timer Extension available? */ |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 200 | if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) { |
| 201 | uint32_t freq; |
| 202 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 203 | debug("Setting CNTFRQ\n"); |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 204 | |
| 205 | /* |
| 206 | * CNTFRQ is a secure register, so we will crash if we try to |
| 207 | * write this from the non-secure world (read is OK, though). |
| 208 | * In case some bootcode has already set the correct value, |
| 209 | * we avoid the risk of writing to it. |
| 210 | */ |
| 211 | asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq)); |
Peng Fan | e7c5939 | 2022-04-13 17:47:22 +0800 | [diff] [blame] | 212 | if (freq != CONFIG_COUNTER_FREQUENCY) { |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 213 | debug("arch timer frequency is %d Hz, should be %d, fixing ...\n", |
Peng Fan | e7c5939 | 2022-04-13 17:47:22 +0800 | [diff] [blame] | 214 | freq, CONFIG_COUNTER_FREQUENCY); |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 215 | #ifdef CONFIG_NON_SECURE |
| 216 | printf("arch timer frequency is wrong, but cannot adjust it\n"); |
| 217 | #else |
| 218 | asm volatile("mcr p15, 0, %0, c14, c0, 0" |
Peng Fan | e7c5939 | 2022-04-13 17:47:22 +0800 | [diff] [blame] | 219 | : : "r"(CONFIG_COUNTER_FREQUENCY)); |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 220 | #endif |
| 221 | } |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 222 | } |
Icenowy Zheng | 3a3b734 | 2022-01-29 10:23:05 -0500 | [diff] [blame] | 223 | #endif /* !CONFIG_ARM64 && !CONFIG_MACH_SUNIV */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 224 | |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 225 | ret = axp_gpio_init(); |
| 226 | if (ret) |
| 227 | return ret; |
| 228 | |
Igor Opaniuk | f7c9176 | 2021-02-09 13:52:45 +0200 | [diff] [blame] | 229 | #if CONFIG_IS_ENABLED(DM_I2C) |
Jernej Skrabec | 9220d50 | 2017-04-27 00:03:36 +0200 | [diff] [blame] | 230 | /* |
| 231 | * Temporary workaround for enabling I2C clocks until proper sunxi DM |
| 232 | * clk, reset and pinctrl drivers land. |
| 233 | */ |
| 234 | i2c_init_board(); |
| 235 | #endif |
Andre Przywara | 1823c23 | 2022-03-15 00:00:53 +0000 | [diff] [blame] | 236 | eth_init_board(); |
| 237 | |
Samuel Holland | 75fe0f4 | 2021-10-08 00:17:24 -0500 | [diff] [blame] | 238 | return 0; |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 239 | } |
| 240 | |
Andre Przywara | 14a2539 | 2018-10-25 17:23:04 +0800 | [diff] [blame] | 241 | /* |
| 242 | * On older SoCs the SPL is actually at address zero, so using NULL as |
| 243 | * an error value does not work. |
| 244 | */ |
| 245 | #define INVALID_SPL_HEADER ((void *)~0UL) |
| 246 | |
| 247 | static struct boot_file_head * get_spl_header(uint8_t req_version) |
| 248 | { |
| 249 | struct boot_file_head *spl = (void *)(ulong)SPL_ADDR; |
| 250 | uint8_t spl_header_version = spl->spl_signature[3]; |
| 251 | |
| 252 | /* Is there really the SPL header (still) there? */ |
| 253 | if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0) |
| 254 | return INVALID_SPL_HEADER; |
| 255 | |
| 256 | if (spl_header_version < req_version) { |
| 257 | printf("sunxi SPL version mismatch: expected %u, got %u\n", |
| 258 | req_version, spl_header_version); |
| 259 | return INVALID_SPL_HEADER; |
| 260 | } |
| 261 | |
| 262 | return spl; |
| 263 | } |
| 264 | |
Samuel Holland | ba44e94 | 2020-10-24 10:21:50 -0500 | [diff] [blame] | 265 | static const char *get_spl_dt_name(void) |
| 266 | { |
| 267 | struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION); |
| 268 | |
| 269 | /* Check if there is a DT name stored in the SPL header. */ |
| 270 | if (spl != INVALID_SPL_HEADER && spl->dt_name_offset) |
| 271 | return (char *)spl + spl->dt_name_offset; |
| 272 | |
| 273 | return NULL; |
| 274 | } |
Samuel Holland | ba44e94 | 2020-10-24 10:21:50 -0500 | [diff] [blame] | 275 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 276 | int dram_init(void) |
| 277 | { |
Andre Przywara | 08ee1ba | 2018-10-25 17:23:07 +0800 | [diff] [blame] | 278 | struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION); |
| 279 | |
| 280 | if (spl == INVALID_SPL_HEADER) |
| 281 | gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, |
| 282 | PHYS_SDRAM_0_SIZE); |
| 283 | else |
| 284 | gd->ram_size = (phys_addr_t)spl->dram_size << 20; |
| 285 | |
| 286 | if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE) |
| 287 | gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE; |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 288 | |
| 289 | return 0; |
| 290 | } |
| 291 | |
Samuel Holland | 890f7de | 2023-01-22 16:06:35 -0600 | [diff] [blame] | 292 | #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD) |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 293 | static void nand_pinmux_setup(void) |
| 294 | { |
| 295 | unsigned int pin; |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 296 | |
Hans de Goede | d223678 | 2015-08-15 13:17:49 +0200 | [diff] [blame] | 297 | for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++) |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 298 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); |
| 299 | |
Hans de Goede | d223678 | 2015-08-15 13:17:49 +0200 | [diff] [blame] | 300 | #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I |
| 301 | for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++) |
| 302 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); |
| 303 | #endif |
| 304 | /* sun4i / sun7i do have a PC23, but it is not used for nand, |
| 305 | * only sun7i has a PC24 */ |
| 306 | #ifdef CONFIG_MACH_SUN7I |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 307 | sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND); |
Hans de Goede | d223678 | 2015-08-15 13:17:49 +0200 | [diff] [blame] | 308 | #endif |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | static void nand_clock_setup(void) |
| 312 | { |
| 313 | struct sunxi_ccm_reg *const ccm = |
| 314 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
Hans de Goede | e5561a8 | 2015-08-15 11:58:03 +0200 | [diff] [blame] | 315 | |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 316 | setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0)); |
Miquel Raynal | ebeeb80 | 2018-02-28 20:51:53 +0100 | [diff] [blame] | 317 | #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \ |
| 318 | defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I |
| 319 | setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0)); |
| 320 | #endif |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 321 | setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1); |
| 322 | } |
Hans de Goede | 5ed52f6 | 2015-08-15 11:55:26 +0200 | [diff] [blame] | 323 | |
| 324 | void board_nand_init(void) |
| 325 | { |
| 326 | nand_pinmux_setup(); |
| 327 | nand_clock_setup(); |
| 328 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 329 | #endif /* CONFIG_NAND_SUNXI */ |
Karol Gugala | 7bea893 | 2015-07-23 14:33:01 +0200 | [diff] [blame] | 330 | |
Masahiro Yamada | 0a78017 | 2017-05-09 20:31:39 +0900 | [diff] [blame] | 331 | #ifdef CONFIG_MMC |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 332 | static void mmc_pinmux_setup(int sdc) |
| 333 | { |
| 334 | unsigned int pin; |
| 335 | |
| 336 | switch (sdc) { |
| 337 | case 0: |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 338 | /* SDC0: PF0-PF5 */ |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 339 | for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 340 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 341 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 342 | sunxi_gpio_set_drv(pin, 2); |
| 343 | } |
| 344 | break; |
| 345 | |
| 346 | case 1: |
Chen-Yu Tsai | 111bc59 | 2016-11-30 16:28:34 +0800 | [diff] [blame] | 347 | #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \ |
| 348 | defined(CONFIG_MACH_SUN8I_R40) |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 349 | if (IS_ENABLED(CONFIG_MMC1_PINS_PH)) { |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 350 | /* SDC1: PH22-PH-27 */ |
| 351 | for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { |
| 352 | sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); |
| 353 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 354 | sunxi_gpio_set_drv(pin, 2); |
| 355 | } |
| 356 | } else { |
| 357 | /* SDC1: PG0-PG5 */ |
| 358 | for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { |
| 359 | sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); |
| 360 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 361 | sunxi_gpio_set_drv(pin, 2); |
| 362 | } |
| 363 | } |
| 364 | #elif defined(CONFIG_MACH_SUN5I) |
| 365 | /* SDC1: PG3-PG8 */ |
Hans de Goede | 4dccfd4 | 2014-10-03 16:44:57 +0200 | [diff] [blame] | 366 | for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 367 | sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 368 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 369 | sunxi_gpio_set_drv(pin, 2); |
| 370 | } |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 371 | #elif defined(CONFIG_MACH_SUN6I) |
| 372 | /* SDC1: PG0-PG5 */ |
| 373 | for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { |
| 374 | sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); |
| 375 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 376 | sunxi_gpio_set_drv(pin, 2); |
| 377 | } |
| 378 | #elif defined(CONFIG_MACH_SUN8I) |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 379 | /* SDC1: PG0-PG5 */ |
| 380 | for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { |
| 381 | sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); |
| 382 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 383 | sunxi_gpio_set_drv(pin, 2); |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 384 | } |
| 385 | #endif |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 386 | break; |
| 387 | |
| 388 | case 2: |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 389 | #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) |
| 390 | /* SDC2: PC6-PC11 */ |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 391 | for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 392 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 393 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 394 | sunxi_gpio_set_drv(pin, 2); |
| 395 | } |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 396 | #elif defined(CONFIG_MACH_SUN5I) |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 397 | /* SDC2: PC6-PC15 */ |
| 398 | for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { |
| 399 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 400 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 401 | sunxi_gpio_set_drv(pin, 2); |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 402 | } |
| 403 | #elif defined(CONFIG_MACH_SUN6I) |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 404 | /* SDC2: PC6-PC15, PC24 */ |
| 405 | for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { |
| 406 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 407 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 408 | sunxi_gpio_set_drv(pin, 2); |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 409 | } |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 410 | |
| 411 | sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); |
| 412 | sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); |
| 413 | sunxi_gpio_set_drv(SUNXI_GPC(24), 2); |
Chen-Yu Tsai | 111bc59 | 2016-11-30 16:28:34 +0800 | [diff] [blame] | 414 | #elif defined(CONFIG_MACH_SUN8I_R40) |
| 415 | /* SDC2: PC6-PC15, PC24 */ |
| 416 | for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { |
| 417 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 418 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 419 | sunxi_gpio_set_drv(pin, 2); |
| 420 | } |
| 421 | |
| 422 | sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); |
| 423 | sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); |
| 424 | sunxi_gpio_set_drv(SUNXI_GPC(24), 2); |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 425 | #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I) |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 426 | /* SDC2: PC5-PC6, PC8-PC16 */ |
| 427 | for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { |
| 428 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 429 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 430 | sunxi_gpio_set_drv(pin, 2); |
| 431 | } |
| 432 | |
| 433 | for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { |
| 434 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 435 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 436 | sunxi_gpio_set_drv(pin, 2); |
| 437 | } |
Icenowy Zheng | a838a15 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 438 | #elif defined(CONFIG_MACH_SUN50I_H6) |
| 439 | /* SDC2: PC4-PC14 */ |
| 440 | for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) { |
| 441 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 442 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 443 | sunxi_gpio_set_drv(pin, 2); |
| 444 | } |
Andre Przywara | 96f5564 | 2021-04-26 00:38:04 +0100 | [diff] [blame] | 445 | #elif defined(CONFIG_MACH_SUN50I_H616) |
| 446 | /* SDC2: PC0-PC1, PC5-PC6, PC8-PC11, PC13-PC16 */ |
| 447 | for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(16); pin++) { |
| 448 | if (pin > SUNXI_GPC(1) && pin < SUNXI_GPC(5)) |
| 449 | continue; |
| 450 | if (pin == SUNXI_GPC(7) || pin == SUNXI_GPC(12)) |
| 451 | continue; |
| 452 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 453 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 454 | sunxi_gpio_set_drv(pin, 3); |
| 455 | } |
Philipp Tomsich | a0c7c71 | 2016-10-28 18:21:33 +0800 | [diff] [blame] | 456 | #elif defined(CONFIG_MACH_SUN9I) |
| 457 | /* SDC2: PC6-PC16 */ |
| 458 | for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) { |
| 459 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 460 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 461 | sunxi_gpio_set_drv(pin, 2); |
| 462 | } |
Okhunjon Sobirjonov | bff083a | 2023-09-25 06:43:28 +0300 | [diff] [blame] | 463 | #elif defined(CONFIG_MACH_SUN8I_R528) |
| 464 | /* SDC2: PC2-PC7 */ |
| 465 | for (pin = SUNXI_GPC(2); pin <= SUNXI_GPC(7); pin++) { |
| 466 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); |
| 467 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 468 | sunxi_gpio_set_drv(pin, 2); |
| 469 | } |
Andre Przywara | 96f5564 | 2021-04-26 00:38:04 +0100 | [diff] [blame] | 470 | #else |
| 471 | puts("ERROR: No pinmux setup defined for MMC2!\n"); |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 472 | #endif |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 473 | break; |
| 474 | |
| 475 | case 3: |
Chen-Yu Tsai | 111bc59 | 2016-11-30 16:28:34 +0800 | [diff] [blame] | 476 | #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \ |
| 477 | defined(CONFIG_MACH_SUN8I_R40) |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 478 | /* SDC3: PI4-PI9 */ |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 479 | for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 480 | sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 481 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 482 | sunxi_gpio_set_drv(pin, 2); |
| 483 | } |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 484 | #elif defined(CONFIG_MACH_SUN6I) |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 485 | /* SDC3: PC6-PC15, PC24 */ |
| 486 | for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { |
| 487 | sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); |
| 488 | sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); |
| 489 | sunxi_gpio_set_drv(pin, 2); |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 490 | } |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 491 | |
| 492 | sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); |
| 493 | sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); |
| 494 | sunxi_gpio_set_drv(SUNXI_GPC(24), 2); |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 495 | #endif |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 496 | break; |
| 497 | |
| 498 | default: |
| 499 | printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); |
| 500 | break; |
| 501 | } |
| 502 | } |
| 503 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 504 | int board_mmc_init(struct bd_info *bis) |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 505 | { |
Andre Przywara | ff32afe | 2022-11-28 00:03:53 +0000 | [diff] [blame] | 506 | /* |
| 507 | * The BROM always accesses MMC port 0 (typically an SD card), and |
| 508 | * most boards seem to have such a slot. The others haven't reported |
| 509 | * any problem with unconditionally enabling this in the SPL. |
| 510 | */ |
Samuel Holland | 35663cf | 2022-04-10 00:13:33 -0500 | [diff] [blame] | 511 | if (!IS_ENABLED(CONFIG_UART0_PORT_F)) { |
Andre Przywara | ff32afe | 2022-11-28 00:03:53 +0000 | [diff] [blame] | 512 | mmc_pinmux_setup(0); |
| 513 | if (!sunxi_mmc_init(0)) |
Samuel Holland | 35663cf | 2022-04-10 00:13:33 -0500 | [diff] [blame] | 514 | return -1; |
| 515 | } |
Hans de Goede | 63deaa8 | 2014-10-02 21:13:54 +0200 | [diff] [blame] | 516 | |
Samuel Holland | 35663cf | 2022-04-10 00:13:33 -0500 | [diff] [blame] | 517 | if (CONFIG_MMC_SUNXI_SLOT_EXTRA != -1) { |
| 518 | mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); |
| 519 | if (!sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA)) |
| 520 | return -1; |
| 521 | } |
Hans de Goede | 63deaa8 | 2014-10-02 21:13:54 +0200 | [diff] [blame] | 522 | |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 523 | return 0; |
| 524 | } |
Samuel Holland | bc42abb | 2021-04-18 22:16:21 -0500 | [diff] [blame] | 525 | |
| 526 | #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 |
| 527 | int mmc_get_env_dev(void) |
| 528 | { |
| 529 | switch (sunxi_get_boot_device()) { |
| 530 | case BOOT_DEVICE_MMC1: |
| 531 | return 0; |
| 532 | case BOOT_DEVICE_MMC2: |
| 533 | return 1; |
| 534 | default: |
| 535 | return CONFIG_SYS_MMC_ENV_DEV; |
| 536 | } |
| 537 | } |
| 538 | #endif |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 539 | #endif /* CONFIG_MMC */ |
Ian Campbell | b4e9f2f | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 540 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 541 | #ifdef CONFIG_SPL_BUILD |
Andre Przywara | 08ee1ba | 2018-10-25 17:23:07 +0800 | [diff] [blame] | 542 | |
| 543 | static void sunxi_spl_store_dram_size(phys_addr_t dram_size) |
| 544 | { |
| 545 | struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION); |
| 546 | |
| 547 | if (spl == INVALID_SPL_HEADER) |
| 548 | return; |
| 549 | |
| 550 | /* Promote the header version for U-Boot proper, if needed. */ |
| 551 | if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION) |
| 552 | spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION; |
| 553 | |
| 554 | spl->dram_size = dram_size >> 20; |
| 555 | } |
| 556 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 557 | void sunxi_board_init(void) |
| 558 | { |
Henrik Nordstrom | aa382ad | 2014-06-13 22:55:50 +0200 | [diff] [blame] | 559 | int power_failed = 0; |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 560 | |
Arnaud Ferraris | 61485e9 | 2021-09-08 21:14:19 +0200 | [diff] [blame] | 561 | #ifdef CONFIG_LED_STATUS |
| 562 | if (IS_ENABLED(CONFIG_SPL_DRIVERS_MISC)) |
| 563 | status_led_init(); |
| 564 | #endif |
| 565 | |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 566 | #ifdef CONFIG_SY8106A_POWER |
| 567 | power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT); |
| 568 | #endif |
| 569 | |
vishnupatekar | 1895dfd | 2015-11-29 01:07:22 +0800 | [diff] [blame] | 570 | #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ |
Jernej Skrabec | fde828c | 2021-01-11 21:11:33 +0100 | [diff] [blame] | 571 | defined CONFIG_AXP221_POWER || defined CONFIG_AXP305_POWER || \ |
Andre Przywara | 107d1ae | 2023-07-30 01:11:01 +0100 | [diff] [blame] | 572 | defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER || \ |
| 573 | defined CONFIG_AXP313_POWER |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 574 | power_failed = axp_init(); |
| 575 | |
Chris Morgan | 2ff2a1d | 2022-01-21 13:37:32 +0000 | [diff] [blame] | 576 | if (IS_ENABLED(CONFIG_AXP_DISABLE_BOOT_ON_POWERON) && !power_failed) { |
| 577 | u8 boot_reason; |
| 578 | |
| 579 | pmic_bus_read(AXP_POWER_STATUS, &boot_reason); |
| 580 | if (boot_reason & AXP_POWER_STATUS_ALDO_IN) { |
| 581 | printf("Power on by plug-in, shutting down.\n"); |
| 582 | pmic_bus_write(0x32, BIT(7)); |
| 583 | } |
| 584 | } |
| 585 | |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 586 | #ifdef CONFIG_AXP_DCDC1_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 587 | power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT); |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 588 | power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT); |
Hans de Goede | 1f24736 | 2014-06-13 22:55:51 +0200 | [diff] [blame] | 589 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 590 | #ifdef CONFIG_AXP_DCDC2_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 591 | power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT); |
| 592 | power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT); |
Jernej Skrabec | fde828c | 2021-01-11 21:11:33 +0100 | [diff] [blame] | 593 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 594 | #ifdef CONFIG_AXP_DCDC4_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 595 | power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT); |
Henrik Nordstrom | aa382ad | 2014-06-13 22:55:50 +0200 | [diff] [blame] | 596 | #endif |
| 597 | |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 598 | #ifdef CONFIG_AXP_ALDO1_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 599 | power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT); |
| 600 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 601 | #ifdef CONFIG_AXP_ALDO2_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 602 | power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT); |
Jernej Skrabec | fde828c | 2021-01-11 21:11:33 +0100 | [diff] [blame] | 603 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 604 | #ifdef CONFIG_AXP_ALDO3_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 605 | power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT); |
| 606 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 607 | #ifdef CONFIG_AXP_ALDO4_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 608 | power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT); |
| 609 | #endif |
| 610 | |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 611 | #ifdef CONFIG_AXP_DLDO1_VOLT |
Chen-Yu Tsai | 2e6911f | 2016-01-12 14:42:37 +0800 | [diff] [blame] | 612 | power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT); |
| 613 | power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT); |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 614 | #endif |
| 615 | #ifdef CONFIG_AXP_DLDO3_VOLT |
Chen-Yu Tsai | 2e6911f | 2016-01-12 14:42:37 +0800 | [diff] [blame] | 616 | power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT); |
| 617 | power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT); |
Chen-Yu Tsai | f1e66e7 | 2016-05-02 10:28:15 +0800 | [diff] [blame] | 618 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 619 | #ifdef CONFIG_AXP_ELDO1_VOLT |
Hans de Goede | d9ee84b | 2015-10-03 15:18:33 +0200 | [diff] [blame] | 620 | power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT); |
| 621 | power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT); |
| 622 | power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT); |
| 623 | #endif |
Chen-Yu Tsai | d028fba | 2016-03-30 00:26:48 +0800 | [diff] [blame] | 624 | |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 625 | #ifdef CONFIG_AXP_FLDO1_VOLT |
Chen-Yu Tsai | d028fba | 2016-03-30 00:26:48 +0800 | [diff] [blame] | 626 | power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT); |
| 627 | power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT); |
| 628 | power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT); |
Chen-Yu Tsai | f1e66e7 | 2016-05-02 10:28:15 +0800 | [diff] [blame] | 629 | #endif |
| 630 | |
| 631 | #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER |
Chen-Yu Tsai | 0e3efd3 | 2016-05-02 10:28:12 +0800 | [diff] [blame] | 632 | power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON)); |
Chen-Yu Tsai | d028fba | 2016-03-30 00:26:48 +0800 | [diff] [blame] | 633 | #endif |
Andre Przywara | 2e370a3 | 2021-06-27 01:13:09 +0100 | [diff] [blame] | 634 | #endif /* CONFIG_AXPxxx_POWER */ |
From: Karl Palsson | 0a0bcde | 2018-12-19 13:00:39 +0000 | [diff] [blame] | 635 | printf("DRAM:"); |
| 636 | gd->ram_size = sunxi_dram_init(); |
| 637 | printf(" %d MiB\n", (int)(gd->ram_size >> 20)); |
| 638 | if (!gd->ram_size) |
| 639 | hang(); |
| 640 | |
| 641 | sunxi_spl_store_dram_size(gd->ram_size); |
Andre Przywara | 08ee1ba | 2018-10-25 17:23:07 +0800 | [diff] [blame] | 642 | |
Henrik Nordstrom | aa382ad | 2014-06-13 22:55:50 +0200 | [diff] [blame] | 643 | /* |
| 644 | * Only clock up the CPU to full speed if we are reasonably |
| 645 | * assured it's being powered with suitable core voltage |
| 646 | */ |
| 647 | if (!power_failed) |
Tom Rini | 8c70baa | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 648 | clock_set_pll1(get_board_sys_clk()); |
Henrik Nordstrom | aa382ad | 2014-06-13 22:55:50 +0200 | [diff] [blame] | 649 | else |
From: Karl Palsson | 0a0bcde | 2018-12-19 13:00:39 +0000 | [diff] [blame] | 650 | printf("Failed to set core voltage! Can't set CPU frequency\n"); |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 651 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 652 | #endif /* CONFIG_SPL_BUILD */ |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 653 | |
Paul Kocialkowski | dbbccaf | 2015-03-22 18:07:13 +0100 | [diff] [blame] | 654 | #ifdef CONFIG_USB_GADGET |
| 655 | int g_dnl_board_usb_cable_connected(void) |
| 656 | { |
Jagan Teki | 73a3ecf | 2018-05-07 13:03:36 +0530 | [diff] [blame] | 657 | struct udevice *dev; |
| 658 | struct phy phy; |
| 659 | int ret; |
| 660 | |
Jean-Jacques Hiblot | 9dc0d5c | 2018-11-29 10:52:46 +0100 | [diff] [blame] | 661 | ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev); |
Jagan Teki | 73a3ecf | 2018-05-07 13:03:36 +0530 | [diff] [blame] | 662 | if (ret) { |
| 663 | pr_err("%s: Cannot find USB device\n", __func__); |
| 664 | return ret; |
| 665 | } |
| 666 | |
| 667 | ret = generic_phy_get_by_name(dev, "usb", &phy); |
| 668 | if (ret) { |
| 669 | pr_err("failed to get %s USB PHY\n", dev->name); |
| 670 | return ret; |
| 671 | } |
| 672 | |
| 673 | ret = generic_phy_init(&phy); |
| 674 | if (ret) { |
Patrick Delaunay | 287e33c | 2020-07-03 17:36:41 +0200 | [diff] [blame] | 675 | pr_debug("failed to init %s USB PHY\n", dev->name); |
Jagan Teki | 73a3ecf | 2018-05-07 13:03:36 +0530 | [diff] [blame] | 676 | return ret; |
| 677 | } |
| 678 | |
Andre Przywara | e79ee61 | 2021-11-02 19:45:47 +0000 | [diff] [blame] | 679 | return sun4i_usb_phy_vbus_detect(&phy); |
Paul Kocialkowski | dbbccaf | 2015-03-22 18:07:13 +0100 | [diff] [blame] | 680 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 681 | #endif /* CONFIG_USB_GADGET */ |
Paul Kocialkowski | dbbccaf | 2015-03-22 18:07:13 +0100 | [diff] [blame] | 682 | |
Paul Kocialkowski | 99ae0f6 | 2015-03-28 18:35:36 +0100 | [diff] [blame] | 683 | #ifdef CONFIG_SERIAL_TAG |
| 684 | void get_board_serial(struct tag_serialnr *serialnr) |
| 685 | { |
| 686 | char *serial_string; |
| 687 | unsigned long long serial; |
| 688 | |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 689 | serial_string = env_get("serial#"); |
Paul Kocialkowski | 99ae0f6 | 2015-03-28 18:35:36 +0100 | [diff] [blame] | 690 | |
| 691 | if (serial_string) { |
| 692 | serial = simple_strtoull(serial_string, NULL, 16); |
| 693 | |
| 694 | serialnr->high = (unsigned int) (serial >> 32); |
| 695 | serialnr->low = (unsigned int) (serial & 0xffffffff); |
| 696 | } else { |
| 697 | serialnr->high = 0; |
| 698 | serialnr->low = 0; |
| 699 | } |
| 700 | } |
| 701 | #endif |
| 702 | |
Bernhard Nortmann | ead498a | 2015-09-17 18:52:52 +0200 | [diff] [blame] | 703 | /* |
| 704 | * Check the SPL header for the "sunxi" variant. If found: parse values |
| 705 | * that might have been passed by the loader ("fel" utility), and update |
| 706 | * the environment accordingly. |
| 707 | */ |
| 708 | static void parse_spl_header(const uint32_t spl_addr) |
| 709 | { |
Andre Przywara | 14a2539 | 2018-10-25 17:23:04 +0800 | [diff] [blame] | 710 | struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION); |
Bernhard Nortmann | e9bbbe8 | 2016-06-09 07:37:35 +0200 | [diff] [blame] | 711 | |
Andre Przywara | 14a2539 | 2018-10-25 17:23:04 +0800 | [diff] [blame] | 712 | if (spl == INVALID_SPL_HEADER) |
Bernhard Nortmann | e9bbbe8 | 2016-06-09 07:37:35 +0200 | [diff] [blame] | 713 | return; |
Andre Przywara | 14a2539 | 2018-10-25 17:23:04 +0800 | [diff] [blame] | 714 | |
Bernhard Nortmann | e9bbbe8 | 2016-06-09 07:37:35 +0200 | [diff] [blame] | 715 | if (!spl->fel_script_address) |
| 716 | return; |
| 717 | |
| 718 | if (spl->fel_uEnv_length != 0) { |
| 719 | /* |
| 720 | * data is expected in uEnv.txt compatible format, so "env |
| 721 | * import -t" the string(s) at fel_script_address right away. |
| 722 | */ |
Andre Przywara | ac4e673 | 2016-09-05 01:32:41 +0100 | [diff] [blame] | 723 | himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address, |
Bernhard Nortmann | e9bbbe8 | 2016-06-09 07:37:35 +0200 | [diff] [blame] | 724 | spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL); |
| 725 | return; |
Bernhard Nortmann | ead498a | 2015-09-17 18:52:52 +0200 | [diff] [blame] | 726 | } |
Bernhard Nortmann | e9bbbe8 | 2016-06-09 07:37:35 +0200 | [diff] [blame] | 727 | /* otherwise assume .scr format (mkimage-type script) */ |
Simon Glass | 4d949a2 | 2017-08-03 12:22:10 -0600 | [diff] [blame] | 728 | env_set_hex("fel_scriptaddr", spl->fel_script_address); |
Bernhard Nortmann | ead498a | 2015-09-17 18:52:52 +0200 | [diff] [blame] | 729 | } |
Bernhard Nortmann | ead498a | 2015-09-17 18:52:52 +0200 | [diff] [blame] | 730 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 731 | static bool get_unique_sid(unsigned int *sid) |
| 732 | { |
| 733 | if (sunxi_get_sid(sid) != 0) |
| 734 | return false; |
| 735 | |
| 736 | if (!sid[0]) |
| 737 | return false; |
| 738 | |
| 739 | /* |
| 740 | * The single words 1 - 3 of the SID have quite a few bits |
| 741 | * which are the same on many models, so we take a crc32 |
| 742 | * of all 3 words, to get a more unique value. |
| 743 | * |
| 744 | * Note we only do this on newer SoCs as we cannot change |
| 745 | * the algorithm on older SoCs since those have been using |
| 746 | * fixed mac-addresses based on only using word 3 for a |
| 747 | * long time and changing a fixed mac-address with an |
| 748 | * u-boot update is not good. |
| 749 | */ |
| 750 | #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \ |
| 751 | !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \ |
| 752 | !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33) |
| 753 | sid[3] = crc32(0, (unsigned char *)&sid[1], 12); |
| 754 | #endif |
| 755 | |
| 756 | /* Ensure the NIC specific bytes of the mac are not all 0 */ |
| 757 | if ((sid[3] & 0xffffff) == 0) |
| 758 | sid[3] |= 0x800000; |
| 759 | |
| 760 | return true; |
| 761 | } |
| 762 | |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 763 | /* |
| 764 | * Note this function gets called multiple times. |
| 765 | * It must not make any changes to env variables which already exist. |
| 766 | */ |
| 767 | static void setup_environment(const void *fdt) |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 768 | { |
Paul Kocialkowski | 9293594 | 2015-03-28 18:35:35 +0100 | [diff] [blame] | 769 | char serial_string[17] = { 0 }; |
Hans de Goede | 11d7098 | 2014-11-26 00:04:24 +0100 | [diff] [blame] | 770 | unsigned int sid[4]; |
Paul Kocialkowski | 9293594 | 2015-03-28 18:35:35 +0100 | [diff] [blame] | 771 | uint8_t mac_addr[6]; |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 772 | char ethaddr[16]; |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 773 | int i; |
Hans de Goede | e5fe548 | 2016-07-29 11:47:03 +0200 | [diff] [blame] | 774 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 775 | if (!get_unique_sid(sid)) |
| 776 | return; |
Hans de Goede | abca843 | 2016-07-27 17:58:06 +0200 | [diff] [blame] | 777 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 778 | for (i = 0; i < 4; i++) { |
| 779 | sprintf(ethaddr, "ethernet%d", i); |
| 780 | if (!fdt_get_alias(fdt, ethaddr)) |
| 781 | continue; |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 782 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 783 | if (i == 0) |
| 784 | strcpy(ethaddr, "ethaddr"); |
| 785 | else |
| 786 | sprintf(ethaddr, "eth%daddr", i); |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 787 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 788 | if (env_get(ethaddr)) |
| 789 | continue; |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 790 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 791 | /* Non OUI / registered MAC address */ |
| 792 | mac_addr[0] = (i << 4) | 0x02; |
| 793 | mac_addr[1] = (sid[0] >> 0) & 0xff; |
| 794 | mac_addr[2] = (sid[3] >> 24) & 0xff; |
| 795 | mac_addr[3] = (sid[3] >> 16) & 0xff; |
| 796 | mac_addr[4] = (sid[3] >> 8) & 0xff; |
| 797 | mac_addr[5] = (sid[3] >> 0) & 0xff; |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 798 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 799 | eth_env_set_enetaddr(ethaddr, mac_addr); |
| 800 | } |
Paul Kocialkowski | 9293594 | 2015-03-28 18:35:35 +0100 | [diff] [blame] | 801 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 802 | if (!env_get("serial#")) { |
| 803 | snprintf(serial_string, sizeof(serial_string), |
| 804 | "%08x%08x", sid[0], sid[3]); |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 805 | |
Andre Heider | ebdc3d4 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 806 | env_set("serial#", serial_string); |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 807 | } |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 808 | } |
| 809 | |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 810 | int misc_init_r(void) |
| 811 | { |
Samuel Holland | 87f940a | 2020-10-24 10:21:54 -0500 | [diff] [blame] | 812 | const char *spl_dt_name; |
Maxime Ripard | ae56d97 | 2017-08-23 10:08:29 +0200 | [diff] [blame] | 813 | uint boot; |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 814 | |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 815 | env_set("fel_booted", NULL); |
| 816 | env_set("fel_scriptaddr", NULL); |
Maxime Ripard | 65cefba | 2017-08-23 10:12:22 +0200 | [diff] [blame] | 817 | env_set("mmc_bootdev", NULL); |
Maxime Ripard | ae56d97 | 2017-08-23 10:08:29 +0200 | [diff] [blame] | 818 | |
| 819 | boot = sunxi_get_boot_device(); |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 820 | /* determine if we are running in FEL mode */ |
Maxime Ripard | ae56d97 | 2017-08-23 10:08:29 +0200 | [diff] [blame] | 821 | if (boot == BOOT_DEVICE_BOARD) { |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 822 | env_set("fel_booted", "1"); |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 823 | parse_spl_header(SPL_ADDR); |
Maxime Ripard | 65cefba | 2017-08-23 10:12:22 +0200 | [diff] [blame] | 824 | /* or if we booted from MMC, and which one */ |
| 825 | } else if (boot == BOOT_DEVICE_MMC1) { |
| 826 | env_set("mmc_bootdev", "0"); |
| 827 | } else if (boot == BOOT_DEVICE_MMC2) { |
| 828 | env_set("mmc_bootdev", "1"); |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 829 | } |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 830 | |
Samuel Holland | 87f940a | 2020-10-24 10:21:54 -0500 | [diff] [blame] | 831 | /* Set fdtfile to match the FIT configuration chosen in SPL. */ |
| 832 | spl_dt_name = get_spl_dt_name(); |
| 833 | if (spl_dt_name) { |
| 834 | char *prefix = IS_ENABLED(CONFIG_ARM64) ? "allwinner/" : ""; |
| 835 | char str[64]; |
| 836 | |
| 837 | snprintf(str, sizeof(str), "%s%s.dtb", prefix, spl_dt_name); |
| 838 | env_set("fdtfile", str); |
| 839 | } |
| 840 | |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 841 | setup_environment(gd->fdt_blob); |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 842 | |
Andy Shevchenko | 1facc0f | 2020-12-08 17:45:31 +0200 | [diff] [blame] | 843 | return 0; |
| 844 | } |
| 845 | |
| 846 | int board_late_init(void) |
| 847 | { |
Icenowy Zheng | f4116b6 | 2017-09-28 22:16:38 +0800 | [diff] [blame] | 848 | #ifdef CONFIG_USB_ETHER |
Maxime Ripard | f54aba3 | 2017-09-06 22:25:03 +0200 | [diff] [blame] | 849 | usb_ether_init(); |
Icenowy Zheng | f4116b6 | 2017-09-28 22:16:38 +0800 | [diff] [blame] | 850 | #endif |
Maxime Ripard | f54aba3 | 2017-09-06 22:25:03 +0200 | [diff] [blame] | 851 | |
Jonathan Liu | abc1aae | 2014-06-14 08:59:09 +0200 | [diff] [blame] | 852 | return 0; |
| 853 | } |
Luc Verhaegen | 4869a8c | 2014-08-13 07:55:07 +0200 | [diff] [blame] | 854 | |
Andre Heider | bf8c810 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 855 | static void bluetooth_dt_fixup(void *blob) |
| 856 | { |
| 857 | /* Some devices ship with a Bluetooth controller default address. |
| 858 | * Set a valid address through the device tree. |
| 859 | */ |
| 860 | uchar tmp[ETH_ALEN], bdaddr[ETH_ALEN]; |
| 861 | unsigned int sid[4]; |
| 862 | int i; |
| 863 | |
| 864 | if (!CONFIG_BLUETOOTH_DT_DEVICE_FIXUP[0]) |
| 865 | return; |
| 866 | |
| 867 | if (eth_env_get_enetaddr("bdaddr", tmp)) { |
| 868 | /* Convert between the binary formats of the corresponding stacks */ |
| 869 | for (i = 0; i < ETH_ALEN; ++i) |
| 870 | bdaddr[i] = tmp[ETH_ALEN - i - 1]; |
| 871 | } else { |
| 872 | if (!get_unique_sid(sid)) |
| 873 | return; |
| 874 | |
| 875 | bdaddr[0] = ((sid[3] >> 0) & 0xff) ^ 1; |
| 876 | bdaddr[1] = (sid[3] >> 8) & 0xff; |
| 877 | bdaddr[2] = (sid[3] >> 16) & 0xff; |
| 878 | bdaddr[3] = (sid[3] >> 24) & 0xff; |
| 879 | bdaddr[4] = (sid[0] >> 0) & 0xff; |
| 880 | bdaddr[5] = 0x02; |
| 881 | } |
| 882 | |
| 883 | do_fixup_by_compat(blob, CONFIG_BLUETOOTH_DT_DEVICE_FIXUP, |
| 884 | "local-bd-address", bdaddr, ETH_ALEN, 1); |
| 885 | } |
| 886 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 887 | int ft_board_setup(void *blob, struct bd_info *bd) |
Luc Verhaegen | 4869a8c | 2014-08-13 07:55:07 +0200 | [diff] [blame] | 888 | { |
Hans de Goede | 48a234a | 2016-03-22 22:51:52 +0100 | [diff] [blame] | 889 | int __maybe_unused r; |
| 890 | |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 891 | /* |
Icenowy Zheng | 5a1456b | 2021-09-11 19:39:16 +0200 | [diff] [blame] | 892 | * Call setup_environment and fdt_fixup_ethernet again |
| 893 | * in case the boot fdt has ethernet aliases the u-boot |
| 894 | * copy does not have. |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 895 | */ |
| 896 | setup_environment(blob); |
Icenowy Zheng | 5a1456b | 2021-09-11 19:39:16 +0200 | [diff] [blame] | 897 | fdt_fixup_ethernet(blob); |
Hans de Goede | da0ff7c | 2016-06-26 13:34:42 +0200 | [diff] [blame] | 898 | |
Andre Heider | bf8c810 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 899 | bluetooth_dt_fixup(blob); |
| 900 | |
Luc Verhaegen | 4869a8c | 2014-08-13 07:55:07 +0200 | [diff] [blame] | 901 | #ifdef CONFIG_VIDEO_DT_SIMPLEFB |
Hans de Goede | 48a234a | 2016-03-22 22:51:52 +0100 | [diff] [blame] | 902 | r = sunxi_simplefb_setup(blob); |
| 903 | if (r) |
| 904 | return r; |
Luc Verhaegen | 4869a8c | 2014-08-13 07:55:07 +0200 | [diff] [blame] | 905 | #endif |
Hans de Goede | 48a234a | 2016-03-22 22:51:52 +0100 | [diff] [blame] | 906 | return 0; |
Luc Verhaegen | 4869a8c | 2014-08-13 07:55:07 +0200 | [diff] [blame] | 907 | } |
Andre Przywara | 1bd5ca3 | 2017-04-26 01:32:44 +0100 | [diff] [blame] | 908 | |
| 909 | #ifdef CONFIG_SPL_LOAD_FIT |
Samuel Holland | 64933e9 | 2020-10-24 10:21:53 -0500 | [diff] [blame] | 910 | static void set_spl_dt_name(const char *name) |
| 911 | { |
| 912 | struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION); |
| 913 | |
| 914 | if (spl == INVALID_SPL_HEADER) |
| 915 | return; |
| 916 | |
| 917 | /* Promote the header version for U-Boot proper, if needed. */ |
| 918 | if (spl->spl_signature[3] < SPL_DT_HEADER_VERSION) |
| 919 | spl->spl_signature[3] = SPL_DT_HEADER_VERSION; |
| 920 | |
| 921 | strcpy((char *)&spl->string_pool, name); |
| 922 | spl->dt_name_offset = offsetof(struct boot_file_head, string_pool); |
| 923 | } |
| 924 | |
Andre Przywara | 1bd5ca3 | 2017-04-26 01:32:44 +0100 | [diff] [blame] | 925 | int board_fit_config_name_match(const char *name) |
| 926 | { |
Samuel Holland | ba44e94 | 2020-10-24 10:21:50 -0500 | [diff] [blame] | 927 | const char *best_dt_name = get_spl_dt_name(); |
Samuel Holland | 64933e9 | 2020-10-24 10:21:53 -0500 | [diff] [blame] | 928 | int ret; |
Andre Przywara | 1bd5ca3 | 2017-04-26 01:32:44 +0100 | [diff] [blame] | 929 | |
| 930 | #ifdef CONFIG_DEFAULT_DEVICE_TREE |
Samuel Holland | ba44e94 | 2020-10-24 10:21:50 -0500 | [diff] [blame] | 931 | if (best_dt_name == NULL) |
Samuel Holland | 37b8620 | 2020-10-24 10:21:49 -0500 | [diff] [blame] | 932 | best_dt_name = CONFIG_DEFAULT_DEVICE_TREE; |
Andre Przywara | 1bd5ca3 | 2017-04-26 01:32:44 +0100 | [diff] [blame] | 933 | #endif |
| 934 | |
Samuel Holland | ba44e94 | 2020-10-24 10:21:50 -0500 | [diff] [blame] | 935 | if (best_dt_name == NULL) { |
| 936 | /* No DT name was provided, so accept the first config. */ |
| 937 | return 0; |
| 938 | } |
Icenowy Zheng | 2a269d3 | 2018-10-25 17:23:02 +0800 | [diff] [blame] | 939 | #ifdef CONFIG_PINE64_DT_SELECTION |
Samuel Holland | f2352dd | 2020-10-24 10:21:51 -0500 | [diff] [blame] | 940 | if (strstr(best_dt_name, "-pine64-plus")) { |
| 941 | /* Differentiate the Pine A64 boards by their DRAM size. */ |
Tom Rini | af73cfb | 2023-07-17 15:29:20 -0400 | [diff] [blame] | 942 | if (gd->ram_size == SZ_512M) |
Samuel Holland | f2352dd | 2020-10-24 10:21:51 -0500 | [diff] [blame] | 943 | best_dt_name = "sun50i-a64-pine64"; |
Andre Przywara | 1bd5ca3 | 2017-04-26 01:32:44 +0100 | [diff] [blame] | 944 | } |
Icenowy Zheng | 2a269d3 | 2018-10-25 17:23:02 +0800 | [diff] [blame] | 945 | #endif |
Samuel Holland | 9c7cefc | 2020-10-24 10:21:52 -0500 | [diff] [blame] | 946 | #ifdef CONFIG_PINEPHONE_DT_SELECTION |
| 947 | if (strstr(best_dt_name, "-pinephone")) { |
| 948 | /* Differentiate the PinePhone revisions by GPIO inputs. */ |
| 949 | prcm_apb0_enable(PRCM_APB0_GATE_PIO); |
| 950 | sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_UP); |
| 951 | sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_INPUT); |
| 952 | udelay(100); |
| 953 | |
| 954 | /* PL6 is pulled low by the modem on v1.2. */ |
| 955 | if (gpio_get_value(SUNXI_GPL(6)) == 0) |
| 956 | best_dt_name = "sun50i-a64-pinephone-1.2"; |
| 957 | else |
| 958 | best_dt_name = "sun50i-a64-pinephone-1.1"; |
| 959 | |
| 960 | sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_DISABLE); |
| 961 | sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_DISABLE); |
| 962 | prcm_apb0_disable(PRCM_APB0_GATE_PIO); |
| 963 | } |
| 964 | #endif |
| 965 | |
Samuel Holland | 64933e9 | 2020-10-24 10:21:53 -0500 | [diff] [blame] | 966 | ret = strcmp(name, best_dt_name); |
| 967 | |
| 968 | /* |
| 969 | * If one of the FIT configurations matches the most accurate DT name, |
| 970 | * update the SPL header to provide that DT name to U-Boot proper. |
| 971 | */ |
| 972 | if (ret == 0) |
| 973 | set_spl_dt_name(best_dt_name); |
| 974 | |
| 975 | return ret; |
Andre Przywara | 1bd5ca3 | 2017-04-26 01:32:44 +0100 | [diff] [blame] | 976 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 977 | #endif /* CONFIG_SPL_LOAD_FIT */ |