blob: a7c4f7f71c9973425ab27094e2648398783869a1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 *
6 * (C) Copyright 2007-2011
7 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8 * Tom Cubie <tangliang@allwinnertech.com>
9 *
10 * Some board init for the Allwinner A10-evb board.
Ian Campbell6efe3692014-05-05 11:52:26 +010011 */
12
13#include <common.h>
Jagan Teki73a3ecf2018-05-07 13:03:36 +053014#include <dm.h>
Simon Glass313112a2019-08-01 09:46:46 -060015#include <env.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070016#include <init.h>
Hans de Goede63deaa82014-10-02 21:13:54 +020017#include <mmc.h>
Hans de Goeded9ee84b2015-10-03 15:18:33 +020018#include <axp_pmic.h>
Jagan Teki73a3ecf2018-05-07 13:03:36 +053019#include <generic-phy.h>
20#include <phy-sun4i-usb.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010021#include <asm/arch/clock.h>
Jonathan Liuabc1aae2014-06-14 08:59:09 +020022#include <asm/arch/cpu.h>
Luc Verhaegen4869a8c2014-08-13 07:55:07 +020023#include <asm/arch/display.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010024#include <asm/arch/dram.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010025#include <asm/arch/gpio.h>
26#include <asm/arch/mmc.h>
Hans de Goedea146c502016-07-09 09:56:56 +020027#include <asm/arch/spl.h>
Simon Glass48b6c6b2019-11-14 12:57:16 -070028#include <u-boot/crc.h>
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020029#ifndef CONFIG_ARM64
30#include <asm/armv7.h>
31#endif
Hans de Goeded9d05652015-04-23 23:23:50 +020032#include <asm/gpio.h>
Jonathan Liuabc1aae2014-06-14 08:59:09 +020033#include <asm/io.h>
Philipp Tomsich36b26d12018-11-25 19:22:18 +010034#include <u-boot/crc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060035#include <env_internal.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090036#include <linux/libfdt.h>
Hans de Goede5ed52f62015-08-15 11:55:26 +020037#include <nand.h>
Jonathan Liuabc1aae2014-06-14 08:59:09 +020038#include <net.h>
Maxime Ripardae56d972017-08-23 10:08:29 +020039#include <spl.h>
Jelle van der Waa3f3a3092016-02-23 18:47:19 +010040#include <sy8106a.h>
Simon Glassd9a766f2017-05-17 08:23:00 -060041#include <asm/setup.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010042
Hans de Goedea5b4cfe2015-02-16 17:23:25 +010043#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
44/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
45int soft_i2c_gpio_sda;
46int soft_i2c_gpio_scl;
Hans de Goeded9d05652015-04-23 23:23:50 +020047
48static int soft_i2c_board_init(void)
49{
50 int ret;
51
52 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
53 if (soft_i2c_gpio_sda < 0) {
54 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
55 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
56 return soft_i2c_gpio_sda;
57 }
58 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
59 if (ret) {
60 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
61 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
62 return ret;
63 }
64
65 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
66 if (soft_i2c_gpio_scl < 0) {
67 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
68 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
69 return soft_i2c_gpio_scl;
70 }
71 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
72 if (ret) {
73 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
74 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
75 return ret;
76 }
77
78 return 0;
79}
80#else
81static int soft_i2c_board_init(void) { return 0; }
Hans de Goedea5b4cfe2015-02-16 17:23:25 +010082#endif
83
Ian Campbell6efe3692014-05-05 11:52:26 +010084DECLARE_GLOBAL_DATA_PTR;
85
Jernej Skrabec07da8802017-04-27 00:03:35 +020086void i2c_init_board(void)
87{
88#ifdef CONFIG_I2C0_ENABLE
89#if defined(CONFIG_MACH_SUN4I) || \
90 defined(CONFIG_MACH_SUN5I) || \
91 defined(CONFIG_MACH_SUN7I) || \
92 defined(CONFIG_MACH_SUN8I_R40)
93 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
94 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
95 clock_twi_onoff(0, 1);
96#elif defined(CONFIG_MACH_SUN6I)
97 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
98 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
99 clock_twi_onoff(0, 1);
100#elif defined(CONFIG_MACH_SUN8I)
101 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
102 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
103 clock_twi_onoff(0, 1);
Stefan Mavrodievcabe9922019-01-08 12:04:30 +0200104#elif defined(CONFIG_MACH_SUN50I)
105 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_GPH_TWI0);
106 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_GPH_TWI0);
107 clock_twi_onoff(0, 1);
Jernej Skrabec07da8802017-04-27 00:03:35 +0200108#endif
109#endif
110
111#ifdef CONFIG_I2C1_ENABLE
112#if defined(CONFIG_MACH_SUN4I) || \
113 defined(CONFIG_MACH_SUN7I) || \
114 defined(CONFIG_MACH_SUN8I_R40)
115 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
116 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
117 clock_twi_onoff(1, 1);
118#elif defined(CONFIG_MACH_SUN5I)
119 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
120 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
121 clock_twi_onoff(1, 1);
122#elif defined(CONFIG_MACH_SUN6I)
123 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
124 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
125 clock_twi_onoff(1, 1);
126#elif defined(CONFIG_MACH_SUN8I)
127 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
128 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
129 clock_twi_onoff(1, 1);
Stefan Mavrodievcabe9922019-01-08 12:04:30 +0200130#elif defined(CONFIG_MACH_SUN50I)
131 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN50I_GPH_TWI1);
132 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN50I_GPH_TWI1);
133 clock_twi_onoff(1, 1);
Jernej Skrabec07da8802017-04-27 00:03:35 +0200134#endif
135#endif
136
137#ifdef CONFIG_I2C2_ENABLE
138#if defined(CONFIG_MACH_SUN4I) || \
139 defined(CONFIG_MACH_SUN7I) || \
140 defined(CONFIG_MACH_SUN8I_R40)
141 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
142 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
143 clock_twi_onoff(2, 1);
144#elif defined(CONFIG_MACH_SUN5I)
145 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
146 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
147 clock_twi_onoff(2, 1);
148#elif defined(CONFIG_MACH_SUN6I)
149 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
150 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
151 clock_twi_onoff(2, 1);
152#elif defined(CONFIG_MACH_SUN8I)
153 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
154 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
155 clock_twi_onoff(2, 1);
Stefan Mavrodievcabe9922019-01-08 12:04:30 +0200156#elif defined(CONFIG_MACH_SUN50I)
157 sunxi_gpio_set_cfgpin(SUNXI_GPE(14), SUN50I_GPE_TWI2);
158 sunxi_gpio_set_cfgpin(SUNXI_GPE(15), SUN50I_GPE_TWI2);
159 clock_twi_onoff(2, 1);
Jernej Skrabec07da8802017-04-27 00:03:35 +0200160#endif
161#endif
162
163#ifdef CONFIG_I2C3_ENABLE
164#if defined(CONFIG_MACH_SUN6I)
165 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
166 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
167 clock_twi_onoff(3, 1);
168#elif defined(CONFIG_MACH_SUN7I) || \
169 defined(CONFIG_MACH_SUN8I_R40)
170 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
171 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
172 clock_twi_onoff(3, 1);
173#endif
174#endif
175
176#ifdef CONFIG_I2C4_ENABLE
177#if defined(CONFIG_MACH_SUN7I) || \
178 defined(CONFIG_MACH_SUN8I_R40)
179 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
180 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
181 clock_twi_onoff(4, 1);
182#endif
183#endif
184
185#ifdef CONFIG_R_I2C_ENABLE
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800186#ifdef CONFIG_MACH_SUN50I
187 clock_twi_onoff(5, 1);
188 sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI);
189 sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI);
190#else
Jernej Skrabec07da8802017-04-27 00:03:35 +0200191 clock_twi_onoff(5, 1);
192 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
193 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
194#endif
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800195#endif
Jernej Skrabec07da8802017-04-27 00:03:35 +0200196}
197
Maxime Ripard9ba2ac72018-01-23 21:17:03 +0100198#if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
199enum env_location env_get_location(enum env_operation op, int prio)
200{
201 switch (prio) {
202 case 0:
203 return ENVL_FAT;
204
205 case 1:
206 return ENVL_MMC;
207
208 default:
209 return ENVL_UNKNOWN;
210 }
211}
212#endif
213
Andre Przywarad7cea362019-01-29 15:54:14 +0000214#ifdef CONFIG_DM_MMC
215static void mmc_pinmux_setup(int sdc);
216#endif
217
Ian Campbell6efe3692014-05-05 11:52:26 +0100218/* add board specific code here */
219int board_init(void)
220{
Mylène Josserand147c6062017-04-02 12:59:10 +0200221 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbell6efe3692014-05-05 11:52:26 +0100222
223 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
224
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200225#ifndef CONFIG_ARM64
Ian Campbell6efe3692014-05-05 11:52:26 +0100226 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
227 debug("id_pfr1: 0x%08x\n", id_pfr1);
228 /* Generic Timer Extension available? */
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200229 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
230 uint32_t freq;
231
Ian Campbell6efe3692014-05-05 11:52:26 +0100232 debug("Setting CNTFRQ\n");
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200233
234 /*
235 * CNTFRQ is a secure register, so we will crash if we try to
236 * write this from the non-secure world (read is OK, though).
237 * In case some bootcode has already set the correct value,
238 * we avoid the risk of writing to it.
239 */
240 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywara70c78932017-02-16 01:20:19 +0000241 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200242 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywara70c78932017-02-16 01:20:19 +0000243 freq, COUNTER_FREQUENCY);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200244#ifdef CONFIG_NON_SECURE
245 printf("arch timer frequency is wrong, but cannot adjust it\n");
246#else
247 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywara70c78932017-02-16 01:20:19 +0000248 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200249#endif
250 }
Ian Campbell6efe3692014-05-05 11:52:26 +0100251 }
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200252#endif /* !CONFIG_ARM64 */
Ian Campbell6efe3692014-05-05 11:52:26 +0100253
Hans de Goede3ae1d132015-04-25 17:25:14 +0200254 ret = axp_gpio_init();
255 if (ret)
256 return ret;
257
Hans de Goede9c34c3e2016-03-22 20:10:30 +0100258#ifdef CONFIG_SATAPWR
Mylène Josserand628426a2017-04-02 12:59:09 +0200259 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
260 gpio_request(satapwr_pin, "satapwr");
261 gpio_direction_output(satapwr_pin, 1);
Werner Böllmanne58f8302017-11-10 19:14:20 +0530262 /* Give attached sata device time to power-up to avoid link timeouts */
263 mdelay(500);
Hans de Goede9c34c3e2016-03-22 20:10:30 +0100264#endif
Hans de Goede42cbbe32016-03-17 13:53:03 +0100265#ifdef CONFIG_MACPWR
Mylène Josserand147c6062017-04-02 12:59:10 +0200266 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
267 gpio_request(macpwr_pin, "macpwr");
268 gpio_direction_output(macpwr_pin, 1);
Hans de Goede42cbbe32016-03-17 13:53:03 +0100269#endif
270
Jernej Skrabec9220d502017-04-27 00:03:36 +0200271#ifdef CONFIG_DM_I2C
272 /*
273 * Temporary workaround for enabling I2C clocks until proper sunxi DM
274 * clk, reset and pinctrl drivers land.
275 */
276 i2c_init_board();
277#endif
Andre Przywarad7cea362019-01-29 15:54:14 +0000278
279#ifdef CONFIG_DM_MMC
280 /*
281 * Temporary workaround for enabling MMC clocks until a sunxi DM
282 * pinctrl driver lands.
283 */
284 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
285#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
286 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
287#endif
288#endif /* CONFIG_DM_MMC */
Jernej Skrabec9220d502017-04-27 00:03:36 +0200289
Hans de Goeded9d05652015-04-23 23:23:50 +0200290 /* Uses dm gpio code so do this here and not in i2c_init_board() */
291 return soft_i2c_board_init();
Ian Campbell6efe3692014-05-05 11:52:26 +0100292}
293
Andre Przywara14a25392018-10-25 17:23:04 +0800294/*
295 * On older SoCs the SPL is actually at address zero, so using NULL as
296 * an error value does not work.
297 */
298#define INVALID_SPL_HEADER ((void *)~0UL)
299
300static struct boot_file_head * get_spl_header(uint8_t req_version)
301{
302 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
303 uint8_t spl_header_version = spl->spl_signature[3];
304
305 /* Is there really the SPL header (still) there? */
306 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
307 return INVALID_SPL_HEADER;
308
309 if (spl_header_version < req_version) {
310 printf("sunxi SPL version mismatch: expected %u, got %u\n",
311 req_version, spl_header_version);
312 return INVALID_SPL_HEADER;
313 }
314
315 return spl;
316}
317
Ian Campbell6efe3692014-05-05 11:52:26 +0100318int dram_init(void)
319{
Andre Przywara08ee1ba2018-10-25 17:23:07 +0800320 struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
321
322 if (spl == INVALID_SPL_HEADER)
323 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
324 PHYS_SDRAM_0_SIZE);
325 else
326 gd->ram_size = (phys_addr_t)spl->dram_size << 20;
327
328 if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
329 gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
Ian Campbell6efe3692014-05-05 11:52:26 +0100330
331 return 0;
332}
333
Boris Brezillon57f20382016-06-15 21:09:23 +0200334#if defined(CONFIG_NAND_SUNXI)
Karol Gugala7bea8932015-07-23 14:33:01 +0200335static void nand_pinmux_setup(void)
336{
337 unsigned int pin;
Karol Gugala7bea8932015-07-23 14:33:01 +0200338
Hans de Goeded2236782015-08-15 13:17:49 +0200339 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugala7bea8932015-07-23 14:33:01 +0200340 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
341
Hans de Goeded2236782015-08-15 13:17:49 +0200342#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
343 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
344 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
345#endif
346 /* sun4i / sun7i do have a PC23, but it is not used for nand,
347 * only sun7i has a PC24 */
348#ifdef CONFIG_MACH_SUN7I
Karol Gugala7bea8932015-07-23 14:33:01 +0200349 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goeded2236782015-08-15 13:17:49 +0200350#endif
Karol Gugala7bea8932015-07-23 14:33:01 +0200351}
352
353static void nand_clock_setup(void)
354{
355 struct sunxi_ccm_reg *const ccm =
356 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goedee5561a82015-08-15 11:58:03 +0200357
Karol Gugala7bea8932015-07-23 14:33:01 +0200358 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalebeeb802018-02-28 20:51:53 +0100359#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
360 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
361 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
362#endif
Karol Gugala7bea8932015-07-23 14:33:01 +0200363 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
364}
Hans de Goede5ed52f62015-08-15 11:55:26 +0200365
366void board_nand_init(void)
367{
368 nand_pinmux_setup();
369 nand_clock_setup();
Boris Brezillon57f20382016-06-15 21:09:23 +0200370#ifndef CONFIG_SPL_BUILD
371 sunxi_nand_init();
372#endif
Hans de Goede5ed52f62015-08-15 11:55:26 +0200373}
Karol Gugala7bea8932015-07-23 14:33:01 +0200374#endif
375
Masahiro Yamada0a780172017-05-09 20:31:39 +0900376#ifdef CONFIG_MMC
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100377static void mmc_pinmux_setup(int sdc)
378{
379 unsigned int pin;
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100380 __maybe_unused int pins;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100381
382 switch (sdc) {
383 case 0:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100384 /* SDC0: PF0-PF5 */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100385 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100386 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100387 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
388 sunxi_gpio_set_drv(pin, 2);
389 }
390 break;
391
392 case 1:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100393 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
394
Chen-Yu Tsai111bc592016-11-30 16:28:34 +0800395#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
396 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100397 if (pins == SUNXI_GPIO_H) {
398 /* SDC1: PH22-PH-27 */
399 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
400 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
401 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
402 sunxi_gpio_set_drv(pin, 2);
403 }
404 } else {
405 /* SDC1: PG0-PG5 */
406 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
407 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
408 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
409 sunxi_gpio_set_drv(pin, 2);
410 }
411 }
412#elif defined(CONFIG_MACH_SUN5I)
413 /* SDC1: PG3-PG8 */
Hans de Goede4dccfd42014-10-03 16:44:57 +0200414 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100415 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100416 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
417 sunxi_gpio_set_drv(pin, 2);
418 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100419#elif defined(CONFIG_MACH_SUN6I)
420 /* SDC1: PG0-PG5 */
421 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
422 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
423 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
424 sunxi_gpio_set_drv(pin, 2);
425 }
426#elif defined(CONFIG_MACH_SUN8I)
427 if (pins == SUNXI_GPIO_D) {
428 /* SDC1: PD2-PD7 */
429 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
430 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
431 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
432 sunxi_gpio_set_drv(pin, 2);
433 }
434 } else {
435 /* SDC1: PG0-PG5 */
436 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
437 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
438 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
439 sunxi_gpio_set_drv(pin, 2);
440 }
441 }
442#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100443 break;
444
445 case 2:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100446 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
447
448#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
449 /* SDC2: PC6-PC11 */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100450 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100451 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100452 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
453 sunxi_gpio_set_drv(pin, 2);
454 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100455#elif defined(CONFIG_MACH_SUN5I)
456 if (pins == SUNXI_GPIO_E) {
457 /* SDC2: PE4-PE9 */
458 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
459 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
460 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
461 sunxi_gpio_set_drv(pin, 2);
462 }
463 } else {
464 /* SDC2: PC6-PC15 */
465 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
466 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
467 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
468 sunxi_gpio_set_drv(pin, 2);
469 }
470 }
471#elif defined(CONFIG_MACH_SUN6I)
472 if (pins == SUNXI_GPIO_A) {
473 /* SDC2: PA9-PA14 */
474 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
475 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
476 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
477 sunxi_gpio_set_drv(pin, 2);
478 }
479 } else {
480 /* SDC2: PC6-PC15, PC24 */
481 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
482 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
483 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
484 sunxi_gpio_set_drv(pin, 2);
485 }
486
487 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
488 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
489 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
490 }
Chen-Yu Tsai111bc592016-11-30 16:28:34 +0800491#elif defined(CONFIG_MACH_SUN8I_R40)
492 /* SDC2: PC6-PC15, PC24 */
493 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
494 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
495 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
496 sunxi_gpio_set_drv(pin, 2);
497 }
498
499 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
500 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
501 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200502#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100503 /* SDC2: PC5-PC6, PC8-PC16 */
504 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
505 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
506 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
507 sunxi_gpio_set_drv(pin, 2);
508 }
509
510 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
511 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
512 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
513 sunxi_gpio_set_drv(pin, 2);
514 }
Icenowy Zhenga838a152018-07-21 16:20:29 +0800515#elif defined(CONFIG_MACH_SUN50I_H6)
516 /* SDC2: PC4-PC14 */
517 for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
518 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
519 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
520 sunxi_gpio_set_drv(pin, 2);
521 }
Philipp Tomsicha0c7c712016-10-28 18:21:33 +0800522#elif defined(CONFIG_MACH_SUN9I)
523 /* SDC2: PC6-PC16 */
524 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
525 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
526 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
527 sunxi_gpio_set_drv(pin, 2);
528 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100529#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100530 break;
531
532 case 3:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100533 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
534
Chen-Yu Tsai111bc592016-11-30 16:28:34 +0800535#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
536 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100537 /* SDC3: PI4-PI9 */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100538 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100539 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100540 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
541 sunxi_gpio_set_drv(pin, 2);
542 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100543#elif defined(CONFIG_MACH_SUN6I)
544 if (pins == SUNXI_GPIO_A) {
545 /* SDC3: PA9-PA14 */
546 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
547 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
548 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
549 sunxi_gpio_set_drv(pin, 2);
550 }
551 } else {
552 /* SDC3: PC6-PC15, PC24 */
553 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
554 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
555 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
556 sunxi_gpio_set_drv(pin, 2);
557 }
558
559 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
560 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
561 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
562 }
563#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100564 break;
565
566 default:
567 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
568 break;
569 }
570}
571
572int board_mmc_init(bd_t *bis)
573{
Hans de Goede63deaa82014-10-02 21:13:54 +0200574 __maybe_unused struct mmc *mmc0, *mmc1;
Hans de Goede63deaa82014-10-02 21:13:54 +0200575
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100576 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goede63deaa82014-10-02 21:13:54 +0200577 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
578 if (!mmc0)
579 return -1;
580
Hans de Goedeaf593e42014-10-02 20:43:50 +0200581#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100582 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goede63deaa82014-10-02 21:13:54 +0200583 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
584 if (!mmc1)
585 return -1;
586#endif
587
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100588 return 0;
589}
590#endif
591
Ian Campbell6efe3692014-05-05 11:52:26 +0100592#ifdef CONFIG_SPL_BUILD
Andre Przywara08ee1ba2018-10-25 17:23:07 +0800593
594static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
595{
596 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
597
598 if (spl == INVALID_SPL_HEADER)
599 return;
600
601 /* Promote the header version for U-Boot proper, if needed. */
602 if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
603 spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
604
605 spl->dram_size = dram_size >> 20;
606}
607
Ian Campbell6efe3692014-05-05 11:52:26 +0100608void sunxi_board_init(void)
609{
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200610 int power_failed = 0;
Ian Campbell6efe3692014-05-05 11:52:26 +0100611
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100612#ifdef CONFIG_SY8106A_POWER
613 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
614#endif
615
vishnupatekar1895dfd2015-11-29 01:07:22 +0800616#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800617 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
618 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200619 power_failed = axp_init();
620
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800621#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
622 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200623 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede1f247362014-06-13 22:55:51 +0200624#endif
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200625 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
626 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar1895dfd2015-11-29 01:07:22 +0800627#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200628 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200629#endif
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800630#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
631 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200632 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagld3a558d2013-07-26 12:56:58 +0200633#endif
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200634
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800635#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
636 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200637 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
638#endif
639 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaic05aa392016-01-12 14:42:40 +0800640#if !defined(CONFIG_AXP152_POWER)
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200641 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
642#endif
643#ifdef CONFIG_AXP209_POWER
644 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
645#endif
646
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800647#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
648 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai2e6911f2016-01-12 14:42:37 +0800649 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
650 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800651#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai2e6911f2016-01-12 14:42:37 +0800652 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
653 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800654#endif
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200655 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
656 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
657 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
658#endif
Chen-Yu Tsaid028fba2016-03-30 00:26:48 +0800659
660#ifdef CONFIG_AXP818_POWER
661 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
662 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
663 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800664#endif
665
666#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai0e3efd32016-05-02 10:28:12 +0800667 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsaid028fba2016-03-30 00:26:48 +0800668#endif
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200669#endif
From: Karl Palsson0a0bcde2018-12-19 13:00:39 +0000670 printf("DRAM:");
671 gd->ram_size = sunxi_dram_init();
672 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
673 if (!gd->ram_size)
674 hang();
675
676 sunxi_spl_store_dram_size(gd->ram_size);
Andre Przywara08ee1ba2018-10-25 17:23:07 +0800677
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200678 /*
679 * Only clock up the CPU to full speed if we are reasonably
680 * assured it's being powered with suitable core voltage
681 */
682 if (!power_failed)
Iain Paton630df142015-03-28 10:26:38 +0000683 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200684 else
From: Karl Palsson0a0bcde2018-12-19 13:00:39 +0000685 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbell6efe3692014-05-05 11:52:26 +0100686}
687#endif
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200688
Paul Kocialkowskidbbccaf2015-03-22 18:07:13 +0100689#ifdef CONFIG_USB_GADGET
690int g_dnl_board_usb_cable_connected(void)
691{
Jagan Teki73a3ecf2018-05-07 13:03:36 +0530692 struct udevice *dev;
693 struct phy phy;
694 int ret;
695
Jean-Jacques Hiblot9dc0d5c2018-11-29 10:52:46 +0100696 ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev);
Jagan Teki73a3ecf2018-05-07 13:03:36 +0530697 if (ret) {
698 pr_err("%s: Cannot find USB device\n", __func__);
699 return ret;
700 }
701
702 ret = generic_phy_get_by_name(dev, "usb", &phy);
703 if (ret) {
704 pr_err("failed to get %s USB PHY\n", dev->name);
705 return ret;
706 }
707
708 ret = generic_phy_init(&phy);
709 if (ret) {
710 pr_err("failed to init %s USB PHY\n", dev->name);
711 return ret;
712 }
713
714 ret = sun4i_usb_phy_vbus_detect(&phy);
715 if (ret == 1) {
716 pr_err("A charger is plugged into the OTG\n");
717 return -ENODEV;
718 }
719
720 return ret;
Paul Kocialkowskidbbccaf2015-03-22 18:07:13 +0100721}
722#endif
723
Paul Kocialkowski99ae0f62015-03-28 18:35:36 +0100724#ifdef CONFIG_SERIAL_TAG
725void get_board_serial(struct tag_serialnr *serialnr)
726{
727 char *serial_string;
728 unsigned long long serial;
729
Simon Glass64b723f2017-08-03 12:22:12 -0600730 serial_string = env_get("serial#");
Paul Kocialkowski99ae0f62015-03-28 18:35:36 +0100731
732 if (serial_string) {
733 serial = simple_strtoull(serial_string, NULL, 16);
734
735 serialnr->high = (unsigned int) (serial >> 32);
736 serialnr->low = (unsigned int) (serial & 0xffffffff);
737 } else {
738 serialnr->high = 0;
739 serialnr->low = 0;
740 }
741}
742#endif
743
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200744/*
745 * Check the SPL header for the "sunxi" variant. If found: parse values
746 * that might have been passed by the loader ("fel" utility), and update
747 * the environment accordingly.
748 */
749static void parse_spl_header(const uint32_t spl_addr)
750{
Andre Przywara14a25392018-10-25 17:23:04 +0800751 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200752
Andre Przywara14a25392018-10-25 17:23:04 +0800753 if (spl == INVALID_SPL_HEADER)
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200754 return;
Andre Przywara14a25392018-10-25 17:23:04 +0800755
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200756 if (!spl->fel_script_address)
757 return;
758
759 if (spl->fel_uEnv_length != 0) {
760 /*
761 * data is expected in uEnv.txt compatible format, so "env
762 * import -t" the string(s) at fel_script_address right away.
763 */
Andre Przywaraac4e6732016-09-05 01:32:41 +0100764 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200765 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
766 return;
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200767 }
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200768 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass4d949a22017-08-03 12:22:10 -0600769 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200770}
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200771
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200772/*
773 * Note this function gets called multiple times.
774 * It must not make any changes to env variables which already exist.
775 */
776static void setup_environment(const void *fdt)
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200777{
Paul Kocialkowski92935942015-03-28 18:35:35 +0100778 char serial_string[17] = { 0 };
Hans de Goede11d70982014-11-26 00:04:24 +0100779 unsigned int sid[4];
Paul Kocialkowski92935942015-03-28 18:35:35 +0100780 uint8_t mac_addr[6];
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200781 char ethaddr[16];
782 int i, ret;
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200783
Paul Kocialkowski92935942015-03-28 18:35:35 +0100784 ret = sunxi_get_sid(sid);
Hans de Goedee5fe5482016-07-29 11:47:03 +0200785 if (ret == 0 && sid[0] != 0) {
786 /*
787 * The single words 1 - 3 of the SID have quite a few bits
788 * which are the same on many models, so we take a crc32
789 * of all 3 words, to get a more unique value.
790 *
791 * Note we only do this on newer SoCs as we cannot change
792 * the algorithm on older SoCs since those have been using
793 * fixed mac-addresses based on only using word 3 for a
794 * long time and changing a fixed mac-address with an
795 * u-boot update is not good.
796 */
797#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
798 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
799 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
800 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
801#endif
802
Hans de Goedeabca8432016-07-27 17:58:06 +0200803 /* Ensure the NIC specific bytes of the mac are not all 0 */
804 if ((sid[3] & 0xffffff) == 0)
805 sid[3] |= 0x800000;
806
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200807 for (i = 0; i < 4; i++) {
808 sprintf(ethaddr, "ethernet%d", i);
809 if (!fdt_get_alias(fdt, ethaddr))
810 continue;
811
812 if (i == 0)
813 strcpy(ethaddr, "ethaddr");
814 else
815 sprintf(ethaddr, "eth%daddr", i);
816
Simon Glass64b723f2017-08-03 12:22:12 -0600817 if (env_get(ethaddr))
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200818 continue;
819
Paul Kocialkowski92935942015-03-28 18:35:35 +0100820 /* Non OUI / registered MAC address */
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200821 mac_addr[0] = (i << 4) | 0x02;
Paul Kocialkowski92935942015-03-28 18:35:35 +0100822 mac_addr[1] = (sid[0] >> 0) & 0xff;
823 mac_addr[2] = (sid[3] >> 24) & 0xff;
824 mac_addr[3] = (sid[3] >> 16) & 0xff;
825 mac_addr[4] = (sid[3] >> 8) & 0xff;
826 mac_addr[5] = (sid[3] >> 0) & 0xff;
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200827
Simon Glass8551d552017-08-03 12:22:11 -0600828 eth_env_set_enetaddr(ethaddr, mac_addr);
Paul Kocialkowski92935942015-03-28 18:35:35 +0100829 }
830
Simon Glass64b723f2017-08-03 12:22:12 -0600831 if (!env_get("serial#")) {
Paul Kocialkowski92935942015-03-28 18:35:35 +0100832 snprintf(serial_string, sizeof(serial_string),
833 "%08x%08x", sid[0], sid[3]);
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200834
Simon Glass6a38e412017-08-03 12:22:09 -0600835 env_set("serial#", serial_string);
Paul Kocialkowski92935942015-03-28 18:35:35 +0100836 }
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200837 }
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200838}
839
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200840int misc_init_r(void)
841{
Maxime Ripardae56d972017-08-23 10:08:29 +0200842 uint boot;
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200843
Simon Glass6a38e412017-08-03 12:22:09 -0600844 env_set("fel_booted", NULL);
845 env_set("fel_scriptaddr", NULL);
Maxime Ripard65cefba2017-08-23 10:12:22 +0200846 env_set("mmc_bootdev", NULL);
Maxime Ripardae56d972017-08-23 10:08:29 +0200847
848 boot = sunxi_get_boot_device();
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200849 /* determine if we are running in FEL mode */
Maxime Ripardae56d972017-08-23 10:08:29 +0200850 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass6a38e412017-08-03 12:22:09 -0600851 env_set("fel_booted", "1");
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200852 parse_spl_header(SPL_ADDR);
Maxime Ripard65cefba2017-08-23 10:12:22 +0200853 /* or if we booted from MMC, and which one */
854 } else if (boot == BOOT_DEVICE_MMC1) {
855 env_set("mmc_bootdev", "0");
856 } else if (boot == BOOT_DEVICE_MMC2) {
857 env_set("mmc_bootdev", "1");
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200858 }
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200859
860 setup_environment(gd->fdt_blob);
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200861
Icenowy Zhengf4116b62017-09-28 22:16:38 +0800862#ifdef CONFIG_USB_ETHER
Maxime Ripardf54aba32017-09-06 22:25:03 +0200863 usb_ether_init();
Icenowy Zhengf4116b62017-09-28 22:16:38 +0800864#endif
Maxime Ripardf54aba32017-09-06 22:25:03 +0200865
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200866 return 0;
867}
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200868
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200869int ft_board_setup(void *blob, bd_t *bd)
870{
Hans de Goede48a234a2016-03-22 22:51:52 +0100871 int __maybe_unused r;
872
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200873 /*
874 * Call setup_environment again in case the boot fdt has
875 * ethernet aliases the u-boot copy does not have.
876 */
877 setup_environment(blob);
878
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200879#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goede48a234a2016-03-22 22:51:52 +0100880 r = sunxi_simplefb_setup(blob);
881 if (r)
882 return r;
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200883#endif
Hans de Goede48a234a2016-03-22 22:51:52 +0100884 return 0;
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200885}
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100886
887#ifdef CONFIG_SPL_LOAD_FIT
888int board_fit_config_name_match(const char *name)
889{
Andre Przywara14a25392018-10-25 17:23:04 +0800890 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
891 const char *cmp_str = (const char *)spl;
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100892
Andre Przywara4f99ea62017-04-26 01:32:50 +0100893 /* Check if there is a DT name stored in the SPL header and use that. */
Andre Przywara14a25392018-10-25 17:23:04 +0800894 if (spl != INVALID_SPL_HEADER && spl->dt_name_offset) {
Andre Przywara4f99ea62017-04-26 01:32:50 +0100895 cmp_str += spl->dt_name_offset;
896 } else {
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100897#ifdef CONFIG_DEFAULT_DEVICE_TREE
Andre Przywara4f99ea62017-04-26 01:32:50 +0100898 cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100899#else
Andre Przywara4f99ea62017-04-26 01:32:50 +0100900 return 0;
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100901#endif
Andre Przywara4f99ea62017-04-26 01:32:50 +0100902 };
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100903
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800904#ifdef CONFIG_PINE64_DT_SELECTION
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100905/* Differentiate the two Pine64 board DTs by their DRAM size. */
906 if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
907 if ((gd->ram_size > 512 * 1024 * 1024))
908 return !strstr(name, "plus");
909 else
910 return !!strstr(name, "plus");
911 } else {
912 return strcmp(name, cmp_str);
913 }
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800914#endif
915 return strcmp(name, cmp_str);
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100916}
917#endif