blob: c27f0a5a2d72b48ed34921a4d6751a2b67efc88a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glassfb64e362020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
TsiChung Liewdd8513c2008-07-23 17:11:47 -050011#define CONFIG_MCFTMR
12
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020013#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050014
TsiChung Liewdd8513c2008-07-23 17:11:47 -050015
16/* Configuration for environment
17 * Environment is embedded in u-boot in the second sector of the flash
18 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050019
angelo@sysam.it6312a952015-03-29 22:54:16 +020020#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060021 . = DEFINED(env_offset) ? env_offset : .; \
22 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020023
Simon Glassb569a012017-05-17 03:25:30 -060024#ifdef CONFIG_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050025/* ATA */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050026# define CONFIG_IDE_PREINIT 1
TsiChung Liewdd8513c2008-07-23 17:11:47 -050027# undef CONFIG_LBA48
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028#endif
29
30#define CONFIG_DRIVER_DM9000
31#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000032# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050033# define DM9000_IO CONFIG_DM9000_BASE
34# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
35# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080036# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050037
TsiChung Liewdd8513c2008-07-23 17:11:47 -050038# define CONFIG_OVERWRITE_ETHADDR_ONCE
39
40# define CONFIG_EXTRA_ENV_SETTINGS \
41 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020042 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050043 "loadaddr=10000\0" \
44 "u-boot=u-boot.bin\0" \
45 "load=tftp ${loadaddr) ${u-boot}\0" \
46 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060047 "prog=prot off 0xff800000 0xff82ffff;" \
48 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050049 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050050 "save\0" \
51 ""
52#endif
53
Mario Six790d8442018-03-28 14:38:20 +020054#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050055
TsiChung Liew0c1e3252008-08-19 03:01:19 +060056/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
58#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
59#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060060
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
62#define CONFIG_SYS_FAST_CLK
63#ifdef CONFIG_SYS_FAST_CLK
64# define CONFIG_SYS_PLLCR 0x1243E054
65# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050066#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067# define CONFIG_SYS_PLLCR 0x135a4140
68# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050069#endif
70
71/*
72 * Low Level Configuration Settings
73 * (address mappings, register initial values, etc.)
74 * You should know what you are doing if you make changes here.
75 */
76
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
78#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050079
80/*
81 * Definitions for initial stack pointer and data area (in DPRAM)
82 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020084#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020085#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -050087
88/*
89 * Start addresses for the final memory configuration
90 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050092 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_SDRAM_BASE 0x00000000
94#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050095
96#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050098#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500100#endif
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_MONITOR_LEN 0x40000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500104
105/*
106 * For booting Linux, the board info and command line data
107 * have to be in the first 8 MB of memory, since this is
108 * the maximum mapped by the Linux kernel during initialization ??
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000111#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500112
113/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000114#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
116#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500117
118#define FLASH_SST6401B 0x200
119#define SST_ID_xF6401B 0x236D236D
120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500122/*
123 * Unable to use CFI driver, due to incompatible sector erase command by SST.
124 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
125 * 0x30 is block erase in SST
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127# define CONFIG_SYS_FLASH_SIZE 0x800000
128# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500129# define CONFIG_FLASH_CFI_LEGACY
130#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131# define CONFIG_SYS_SST_SECT 2048
132# define CONFIG_SYS_SST_SECTSZ 0x1000
133# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500134#endif
135
136/* Cache Configuration */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500137
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600138#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200139 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600140#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200141 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600142#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
143#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
144 CF_ADDRMASK(8) | \
145 CF_ACR_EN | CF_ACR_SM_ALL)
146#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
147 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
148 CF_ACR_EN | CF_ACR_SM_ALL)
149#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
150 CF_CACR_DBWE)
151
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500152/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500154
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000155#define CONFIG_SYS_CS0_BASE 0xFF800000
156#define CONFIG_SYS_CS0_MASK 0x007F0021
157#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500158
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000159#define CONFIG_SYS_CS1_BASE 0xE0000000
160#define CONFIG_SYS_CS1_MASK 0x00000001
161#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500162
163/*-----------------------------------------------------------------------
164 * Port configuration
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
167#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
168#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
169#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
170#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
171#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
172#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500173
174#endif /* _M5253DEMO_H */